电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28F001PI-12TT

产品描述x8 Flash EEPROM
文件大小456KB,共18页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 全文预览

CAT28F001PI-12TT概述

x8 Flash EEPROM

文档预览

下载PDF文档
CAT28F001
1 Megabit CMOS Boot Block Flash Memory
FEATURES
I
Fast Read Access Time: 90/120 ns
I
On-Chip Address and Data Latches
I
Blocked Architecture
Licensed Intel
second source
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
I
Deep Powerdown Mode
I
I
I
I
I
— One 8 KB Boot Block w/ Lock Out
• Top or Bottom Locations
— Two 4 KB Parameter Blocks
— One 112 KB Main Block
Low Power CMOS Operation
12.0V
±
5% Programming and Erase Voltage
Automated Program & Erase Algorithms
High Speed Programming
Commercial, Industrial and Automotive
Temperature Ranges
I
I
I
I
I
I
— 0.05
µ
A I
CC
Typical
— 0.8
µ
A I
PP
Typical
Hardware Data Protection
Electronic Signature
100,000 Program/Erase Cycles and 10 Year
Data Retention
JEDEC Standard Pinouts:
— 32 pin DIP
— 32 pin PLCC
— 32 pin TSOP
Reset/Deep Power Down Mode
"Green" Package Options Available
DESCRIPTION
The CAT28F001 is a high speed 128K X 8 bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after sale
code updates.
The CAT28F001 has a blocked architecture with one 8
KB Boot Block, two 4 KB Parameter Blocks and one 112
KB Main Block. The Boot Block section can be at the top
or bottom of the memory map and includes a reprogram-
ming write lock out feature to guarantee data integrity. It
is designed to contain secure code which will bring up
the system minimally and download code to other loca-
tions of CAT28F001.
The CAT28F001 is designed with a signature mode
which allows the user to identify the IC manufacturer and
device type. The CAT28F001 is also designed with on-
Chip Address Latches, Data Latches, Programming and
Erase Algorithms.
The CAT28F001 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 32-pin plastic DIP, PLCC or TSOP packages.
BLOCK DIAGRAM
I/O0–I/O7
ADDRESS
COUNTER
I/O BUFFERS
WRITE STATE
MACHINE
RP
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
DATA
LATCH
SENSE
AMP
ERASE VOLTAGE
SWITCH
STATUS
REGISTER
CE
OE
ADDRESS LATCH
Y-GATING
Y-DECODER
8K-BYTE BOOT BLOCK
4K-BYTE PARAMETER BLOCK
4K-BYTE PARAMETER BLOCK
112K-BYTE MAIN BLOCK
A0–A16
VOLTAGE VERIFY
SWITCH
X-DECODER
COMPARATOR
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1078, Rev. I
28335的ADC各种模式理解问题
最近在学28335的ADC,教程上写到ADC有单次模式 连续模式 同步采样 顺序采样 级联模式等等,有点绕晕了,大神可以谈谈这几者有什么关系和区别,谢谢各位! ...
gushi123 DSP 与 ARM 处理器
给大家看一下我抄的小示波器
搞东西没示波器还真不行,前面做了一个,那玩意儿几乎不能用,于是再做了一个, 模拟采样部分还是采用大家熟悉的那个什么AD603+ads830,几乎就是抄的,唉,没办法 就是这个电路还没调好,模 ......
jialaolian DIY/开源硬件专区
全新手持GPS TOUR PRO 带 Ublox G5010超小GPS模块 20元一个
东莞一个知名合资电子厂搬迁,弄了一批全新的手持GPS导航,具体看拆机图片,完整的整机只要20元一个,里面带一个Ublox G5010超小GPS模块,一个三星的闪存,一个1800mA的锂聚合物电池,拆件超值 ......
ylyfxzsx 淘e淘
DSP信号再再求教
因果线性时不变离散系统为输入信号x(n)=n.u(n)激活。相应的输出信号被描述为y(n)=u(n - 1)。是否传递函数H(z)的= 1-1/ Z轴对应的信号系统和指定的一组...
啊呀呀 DSP 与 ARM 处理器
vxworks lpc2106 protues 玩
空闲时间在protues中移植了vxworks5.5 for arm。 大家有没有兴趣啊,不是很严谨,玩时弄的...
2393242943 实时操作系统RTOS
【求助】请问这个是什么软件,能够实现这个上位机监控系统。
这个上位机软件是怎么做出来的呀?用个什么软件能做出来有大神可以告诉一下吗? 最好可以给一个软件的下载链接,他这个哥哥监控模块是怎么设计出来的呀? ...
jasonZC GD32 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 276  464  2918  1405  1105  55  32  10  41  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved