电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28LV65LI-15T

产品描述8K X 8 EEPROM 3V, 250 ns, PDSO28
产品类别存储   
文件大小72KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT28LV65LI-15T概述

8K X 8 EEPROM 3V, 250 ns, PDSO28

8K × 8 电可擦除只读存储器 3V, 250 ns, PDSO28

CAT28LV65LI-15T规格参数

参数名称属性值
功能数量1
端子数量28
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压3.6 V
最小供电/工作电压3 V
额定供电电压3.3 V
最大存取时间250 ns
加工封装描述LEAD AND HALOGEN FREE, SOIC-28
无铅Yes
欧盟RoHS规范Yes
中国RoHS规范Yes
状态TRANSFERRED
工艺CMOS
包装形状RECTANGULAR
包装尺寸SMALL OUTLINE
表面贴装Yes
端子形式GULL WING
端子间距1.27 mm
端子涂层MATTE TIN
端子位置DUAL
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
内存宽度8
组织8K X 8
存储密度65536 deg
操作模式ASYNCHRONOUS
位数8192 words
位数8K
内存IC类型EEPROM 3V
串行并行PARALLEL
写周期最大TWC5 ms

文档预览

下载PDF文档
CAT28LV65
64K-Bit CMOS PARALLEL EEPROM
FEATURES
s
3.0V to 3.6V supply
s
Read access times:
s
CMOS and TTL compatible I/O
s
Automatic page write operation:
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
– 150/200/250ns
s
Low power CMOS dissipation:
– 1 to 32 bytes in 5ms
– Page load timer
s
End of write detection:
– Active: 8 mA max.
– Standby: 100
µ
A max.
s
Simple write operation:
– On-chip address and data latches
– Self-timed write cycle with auto-clear
s
Fast write cycle time:
– Toggle bit
DATA
polling
– RDY/BUSY
BUSY
s
Hardware and software write protection
s
100,000 program/erase cycles
s
100 year data retention
– 5ms max.
s
Commercial, industrial and automotive
temperature ranges
DESCRIPTION
The CAT28LV65 is a low voltage, low power, CMOS
parallel EEPROM organized as 8K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling, RDY/BUSY and Toggle status bit signal
the start and end of the self-timed write cycle. Additionally,
the CAT28LV65 features hardware and software write
protection.
The CAT28LV65 is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC
approved 28-pin DIP, 28-pin TSOP, 28-pin SOIC or 32-
pin PLCC packages.
BLOCK DIAGRAM
A5–A12
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
8,192 x 8
E
2
PROM
ARRAY
32 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING,
RDY/BUSY &
TOGGLE BIT
COLUMN
DECODER
I/O0–I/O7
A0–A4
RDY/BUSY
ADDR. BUFFER
& LATCHES
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1024, Rev. D

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1981  784  1640  1784  2678  28  32  54  45  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved