电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CD4052BF

产品描述4-CHANNEL, DIFFERENTIAL MULTIPLEXER, CDIP16
产品类别模拟混合信号IC    信号电路   
文件大小146KB,共15页
制造商Harris
官网地址http://www.harris.com/
下载文档 详细参数 全文预览

CD4052BF概述

4-CHANNEL, DIFFERENTIAL MULTIPLEXER, CDIP16

CD4052BF规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Harris
Reach Compliance Codeunknown
模拟集成电路 - 其他类型DIFFERENTIAL MULTIPLEXER
JESD-30 代码R-GDIP-T16
JESD-609代码e0
标称负供电电压 (Vsup)-5 V
信道数量4
功能数量1
端子数量16
通态电阻匹配规范15 Ω
最大通态电阻 (Ron)1050 Ω
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, GLASS-SEALED
封装代码DIP
封装等效代码DIP16,.3
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT SPECIFIED
电源5/15 V
认证状态Not Qualified
最大信号电流0.01 A
最大供电电流 (Isup)0.6 mA
标称供电电压 (Vsup)5 V
表面贴装NO
最长断开时间450 ns
最长接通时间450 ns
切换BREAK-BEFORE-MAKE
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
CD4051B, CD4052B, CD4053B
Semiconductor
August 1998
File Number 902.2
CMOS Analog Multiplexers/Demultiplexers
with Logic Level Conversion
The CD4051B, CD4052B, and CD4053B analog multiplexers
are digitally-controlled analog switches having low ON
impedance and very low OFF leakage current. Control of
analog signals up to 20V
P-P
can be achieved by digital
signal amplitudes of 4.5V to 20V (if V
DD
-V
SS
= 3V, a
V
DD
-V
EE
of up to 13V can be controlled; for V
DD
-V
DD
level differences above 13V, a V
DD
-V
DD
of at least 4.5V is
required). For example, if V
DD
= +4.5V, V
DD
= 0V, and
V
DD
= -13.5V, analog signals from -13.5V to +4.5V can be
controlled by digital inputs of 0V to 5V. These multiplexer
circuits dissipate extremely low quiescent power over the
full V
DD
-V
DD
and V
DD
-V
DD
supply-voltage ranges,
independent of the logic state of the control signals. When
a logic “1” is present at the inhibit input terminal, all
channels are off.
The CD4051B is a single 8-Channel multiplexer having three
binary control inputs, A, B, and C, and an inhibit input. The
three binary signals select 1 of 8 channels to be turned on,
and connect one of the 8 inputs to the output.
The CD4052B is a differential 4-Channel multiplexer having
two binary control inputs, A and B, and an inhibit input. The
two binary input signals select 1 of 4 pairs of channels to be
turned on and connect the analog inputs to the outputs.
The CD4053B is a triple 2-Channel multiplexer having three
separate digital control inputs, A, B, and C, and an inhibit
input. Each control input selects one of a pair of channels
which are connected in a single-pole, double-throw
configuration.
When these devices are used as demultiplexers, the
“CHANNEL IN/OUT” terminals are the outputs and the
“COMMON OUT/IN” terminals are the inputs.
Features
• Wide Range of Digital and Analog Signal Levels
- Digital . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3V to 20V
- Analog. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
≤20V
P-P
• Low ON Resistance, 125Ω (Typ) Over 15V
P-P
Signal Input
Range for V
DD
-V
EE
= 18V
• High OFF Resistance, Channel Leakage of
±100pA
(Typ)
at V
DD
-V
EE
= 18V
• Logic-Level Conversion for Digital Addressing Signals of
3V to 20V (V
DD
-V
SS
= 3V to 20V) to Switch Analog
Signals to 20V
P-P
(V
DD
-V
EE
= 20V)
• Matched Switch Characteristics, r
ON
= 5Ω (Typ) for
V
DD
-V
EE
= 15V
• Very Low Quiescent Power Dissipation Under All Digital-
Control Input and Supply Conditions, 0.2µW (Typ) at
V
DD
-V
SS
= V
DD
-V
EE
= 10V
• Binary Address Decoding on Chip
• 5V, 10V and 15V Parametric Ratings
• 10% Tested for Quiescent Current at 20V
• Maximum Input Current of 1µA at 18V Over Full Package
Temperature Range, 100nA at 18V and 25
o
C
• Break-Before-Make Switching Eliminates Channel
Overlap
Applications
• Analog and Digital Multiplexing and Demultiplexing
• A/D and D/A Conversion
• Signal Gating
Ordering Information
PART NUMBER
CD4051BF, CD4052BF,
CD4053BF
CD4051BE, CD4052BE,
CD4053BE
CD4051BM, CD4052BM,
CD4053BM
TEMP.
RANGE (
o
C)
-55 to 125
PACKAGE
PKG.
NO.
16 Ld CERDIP F16.3
-55 to 125
16 Ld PDIP
E16.3
-55 to 125
16 Ld SOIC
M16.15
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
Copyright
©
Harris Corporation 1998
求移植到STM32F103ZE的UC/OS-II程序文件?
求移植到STM32F103ZE的UC/OS-II程序文件? ---------------------------------------------------------------- 由于自己现有的移植好UC/OS-II,只有STM32F103VB的程序, ZE好象出的比 ......
恩保 stm32/stm8
晒WEBENCH设计的过程+画一个LDC线圈真
LDC1000 是世界上第一个电感数字转换器,可以在无磁的条件下实现线性/角位置、位移、运动、压缩、振动、金属成分测量,可以使用一个非常小的PCB线圈做为感测元件, 问题是如果使用现有的PCB ......
littleshrimp 模拟与混合信号
示波器第一版开发暂告一个段落,作个简单的总结
经过了几个月的努力,示波器的第一版设计已经基本完成,最后的效果要比当初想像的要好得多。 我主要负责项目的管理、系统方案、原理图设计、PCB绘制,这个版本中的模拟通道采用了魏琨所设计 ......
莫恩 DIY/开源硬件专区
saleae逻辑分析仪安装使用
转自:游泳的猫s推荐一篇同类帖子:【开源】逻辑分析仪软件,堪称神器,人手必备 参考:https://shequ.stmicroelectronics.cn/forum.php?mod=viewthread&tid=617450 一 测试前提 我 ......
DL-ee-world 淘e淘
大家对三绕组变压器有什么看法没
本帖最后由 paulhyde 于 2014-9-15 09:09 编辑 如题,不知道会如何出题 ...
五月一 电子竞赛
环路增益的幅频特性相频特性怎么用模拟软件仿真
环路增益的幅频特性相频特性怎么用模拟软件仿真?与MULTISIM中的交流分析不同吧 !怎么用软件得到下面这张图...
ououbibisky 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 806  1059  460  964  2315  7  51  44  26  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved