电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335B-B05944-GM

产品描述Clock Generators & Support Products 4-Output, Any Frequency(<200MHz), Any Output, Clock Generator (Xtal Input)
产品类别半导体    模拟混合信号IC   
文件大小1MB,共47页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5335B-B05944-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335B-B05944-GM - - 点击查看 点击购买

SI5335B-B05944-GM概述

Clock Generators & Support Products 4-Output, Any Frequency(<200MHz), Any Output, Clock Generator (Xtal Input)

SI5335B-B05944-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Clock Generators
Maximum Input Frequency200 MHz
Max Output Freq200 MHz
Number of Outputs4 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-24
系列
Packaging
Tray
输出类型
Output Type
CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL
产品
Product
Clocks
Jitter1 ps
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
振动棒
电磁加热器中振动棒有吗 ...
wmmnet 下载中心专版
新手学习树莓派3笔记(7)-使用simplecv进行简单的界面交互
上个帖子中,我们显示拍摄到的图片或者显示本地图片的时候,使用的函数是show(),但是这个显示函数有个缺点就是不能进行交互操作,就算你点击图像的关闭键也不会关闭。在此官网提供的能够交 ......
RCSN Linux开发
不需零线的三相交流源相序检测保护器集成电路TH221A
介绍了不需零线的三相交流电源相序检测保护集成电路TH221A的内部结构,引脚功能,设计特点和参数限制.给出了由两只TH221A组成的三相二重逆变桥输出的缺相和错相保护电路. ...
zzzzer16 测试/测量
虚拟机中linux无法上网怎么办?
问题描述: 在网上下载了一个红帽子6的iso镜像。安装在vmware9.0里面。 我手动在vim /etc/sysconfig/network-scripts/ifcfg-eth0 里面添加相应的信息。 DEVICE=eth0 BOOTPR ......
sunplusedu2012a ARM技术
中国指纹锁品牌发展八大误区
中国指纹锁品牌陷入的误区并不神秘,往往司空见惯,可是当局者迷一般的指纹锁品牌像“水煮青蛙”一样麻木不仁,不仅错失了打造品牌的良机,而且毁灭了企业基业常青的梦想。 健康长寿的品牌 ......
xyh_521 工业自动化与控制
usrTffsConfig()为什么不能建立一个始终存在的文件系统?
各位高手,我每次调用usrTffsConfig()后都能用devs查看到/tffs0存在,但一重启目标以后再用devs查看就没有/tffs0了。请问这是怎么回事啊?怎样才能让它建立以后就一直存在阿?另外,我在devs下 ......
a3526212 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 169  1126  162  1329  1031  27  30  45  41  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved