电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531JA140M000BGR

产品描述CMOS Output Clock Oscillator, 140MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531JA140M000BGR概述

CMOS Output Clock Oscillator, 140MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531JA140M000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率140 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
那些年,我们申请过的开发板!!-----基于LPC1114的MP3播放器设计!!
想做一个MP3播放器的念头由来已久,最近需要做个东西,于是,就做了个MP3。 硬件准备: 1.MCU: LPC1114 熟悉??不就是那年,我们申请过的开发板么???今天就 ......
季夏木槿 NXP MCU
Altera FIFO程序编译通过后,使用Modelsim仿真报错
最近在学习Altera的FPGA,参照《你好 FPGA》的书中例程,写了一个16输入,16输出的异步FIFO。编译和仿真都能通过。但是我将输出改为8位,输入16位,其他条件不变后,编译能通过,RTL也正常,但 ......
freedom_lq FPGA/CPLD
单片机与TCP/IP网络(接口电路图详解(2))
----89c52单片机部分http://www.laogu.com/MY/89c52.jpg——外部存储器62256和373。http://www.laogu.com/MY/62256.jpg--这是外部存储器62256(32K字节的RAM),62256的DATA0--DATA7接单片机的P ......
eeleader 工业自动化与控制
寻找微型打印机驱动的高手兼职,酬劳优厚!
寻找微型打印机驱动的高手兼职,酬劳优厚!...
zhangzhenyuan 嵌入式系统
温度湿度的开题设计
这是我在开题答辩时的ppt;P 55395355396 ...
夜雨世界的羽夜 DIY/开源硬件专区
手把手教你添加ControlSUITE
CCS V5下TI Resource Explorer中没有ControlSUITE的解决办法:...
sw0605 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2272  1918  212  354  639  55  2  26  25  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved