电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

595CH51M8400DGR

产品描述VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-810 MHz
产品类别无源元件   
文件大小288KB,共15页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

595CH51M8400DGR在线购买

供应商 器件名称 价格 最低购买 库存  
595CH51M8400DGR - - 点击查看 点击购买

595CH51M8400DGR概述

VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-810 MHz

595CH51M8400DGR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
VCXO Oscillators
系列
Packaging
Box

文档预览

下载PDF文档
R
EVISION
D
Si595
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
See page 8.
Pin Assignments:
See page 7.
(Top View)
V
C
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Description
The Si595 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si595 is available with
any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs,
where a different crystal is required for each output frequency, the Si595
uses one fixed crystal to provide a wide range of output frequencies. This IC-
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides supply noise rejection, simplifying the task of generating low-jitter
clocks in noisy environments. The Si595 IC-based VCXO is factory-
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, tuning slope, and absolute pull range (APR).
Specific configurations are factory programmed at time of shipment, thereby
eliminating the long lead times associated with custom oscillators.
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 1.3 12/17
Copyright © 2017 by Silicon Laboratories
Si595
收到活动抽奖奖品,照例晒一下
接到快递电话,不知道是哪里来的东西,拿到后才想起来可能是以前在EEWORLD参加的某个活动,好像是有抽奖奖品有金士顿u盘的,回来网上一查,果然是,都忘了。活动地址:https://www.eeworld.com. ......
wangfuchong 聊聊、笑笑、闹闹
vcs混合仿真
源码用vhdl写的,testbench用sys term Verilog写的,如何用vcs-mx进行混合仿真,指令怎么写或makefile怎么写? ...
xianw FPGA/CPLD
终于有人把智能制造与工业4.0讲明白了
一智能制造与工业4.0 智能制造在国际上尚无公认的定义,通常被认为是新一代信息通信技术与先进制造技术的深度融合。 智能制造的概念始于20世纪80年代末,纽约大学P.K.Wright教授和卡内基 ......
ohahaha 无线连接
【求助】请问斑竹热表程序问题
在in_out_temperature子程序,也就是测温子程序中 为何要先测一下R18 另外adc_delay有什么用...
随心所欲007 微控制器 MCU
大神帮帮忙啊,菜鸟求救,急救啊
#program vector=TIMERA0_VACTOR跟 #program vector=TIMERA3_VACTOR的区别,还有这个FLL_CTL0=XCAP14PF什么意思,谢谢了...
zengjianda 模拟与混合信号
基于AVR单片机的汽车空调控制系统
基于AVR单片机的汽车空调控制系统 要论文+仿真 一口价:300元 有意者联系: qq:756805375 邮箱:ydc888888@163.com 手机:(只接受短信)15852492541...
yandechun Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2232  1471  1510  1223  67  36  49  10  52  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved