电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335A-B07969-GM

产品描述Clock Generators & Support Products 4-Output, Any Frequency(<350MHz), Any Output, Clock Generator (Xtal Input)
产品类别半导体    模拟混合信号IC   
文件大小1MB,共47页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5335A-B07969-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335A-B07969-GM - - 点击查看 点击购买

SI5335A-B07969-GM概述

Clock Generators & Support Products 4-Output, Any Frequency(<350MHz), Any Output, Clock Generator (Xtal Input)

SI5335A-B07969-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Clock Generators
Maximum Input Frequency350 MHz
Max Output Freq350 MHz
Number of Outputs4 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
工作电源电流
Operating Supply Current
45 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-24
系列
Packaging
Tray
输出类型
Output Type
CML, HCSL, HSTL, LVCMOS, LVDS, LVPECL, SSTL
产品
Product
Clocks
Jitter1 ps
电源电压-最大
Supply Voltage - Max
3.63 V
电源电压-最小
Supply Voltage - Min
1.71 V

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
linux下nfs文件提示rpc超时如何解决?
提示nfs已经启动正确,但是始终提示RPC超时,挂载不成功?...
ac0613 Linux开发
A3G4250D(三轴陀螺仪(车规))驱动例程ver1.1
这里分享官方提供的A3G4250D芯片的MCU驱动代码及例程 (版本ver1.1),供大家参考使用。312178 (>>点击这里,可前往ST各类传感器MCU驱动程序总资源包,查找更多传感器MCU驱动资源) ...
谍纸天眼 MEMS传感器
STM32TIM8不能触发DAC1
为什么我用的STMF103ZE的TIM8不能触发DAC1,输出正弦波,但是我程序修改为TIM6就可以触发输出正弦波。香斑竹帮我看看 TIM_TimeBaseStructInit(&TIM_TimeBaseStructure); TIM_Time ......
lingqiang0123 stm32/stm8
问一个关于STM32串口的问题
我想实现如下功能:在main函数里发送一个十六进制数,并由此动作触发串口的某一个中断,使程序进入中断,在中断里连续发送一堆数据,然后退出中断,回到mian。请问该用哪一个串口中断?TC ......
bogedahan12 stm32/stm8
单片机C语言延时需注意的问题
标准的C语言中没有空语句。但在单片机的C语言编程中,经常需要用几个空指令产生短延时的效果。这在汇编语言中很容易实现,写几个nop就行了。 在keil C51中,直接调用库函数: #include // 声 ......
菲利盟电子 单片机
硬件死区电路问题
前些天在做逆变的时候用的硬件死区,电路图是在网上找的: 119394 按照这个电路图,我改了一下电阻电容的参数实际也做出来了(死区时间有大概2US,用示波器看的),我的修改是两个电容 ......
樊旭超 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1997  589  1726  2823  1270  18  12  17  45  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved