电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510FCA100M000AAG

产品描述Standard Clock Oscillators Single Frequency XO, OE Pin 2 (OE Pin 1 CMOS)
产品类别无源元件   
文件大小651KB,共31页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

510FCA100M000AAG在线购买

供应商 器件名称 价格 最低购买 库存  
510FCA100M000AAG - - 点击查看 点击购买

510FCA100M000AAG概述

Standard Clock Oscillators Single Frequency XO, OE Pin 2 (OE Pin 1 CMOS)

510FCA100M000AAG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
频率
Frequency
100 MHz
频率稳定性
Frequency Stability
30 PPM
负载电容
Load Capacitance
15 pF
工作电源电压
Operating Supply Voltage
2.5 V
电源电压-最小
Supply Voltage - Min
2.25 V
电源电压-最大
Supply Voltage - Max
2.75 V
Output FormatLVDS
端接类型
Termination Style
SMD/SMT
封装 / 箱体
Package / Case
5 mm x 7 mm
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
长度
Length
7 mm
宽度
Width
5 mm
高度
Height
1.65 mm
系列
Packaging
Tray
电流额定值
Current Rating
19 mA
类型
Type
Crystal Oscillator
占空比 - 最大
Duty Cycle - Max
52 %

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Si510/511
Rev. 1.3 12/17
Copyright © 2017 by Silicon Laboratories
一块DSP+ARM的六层板
:)这里有块DSP+ARM的六层板,晒上来大家看看 231908 叠层结构为: top-power-signal-gnd-power-bottom 231909 top 231910 power1 231911 midsignal 231912 gnd 231913 p ......
okhxyyo PCB设计
wince 如何读取Excel文件?
wince里面根据Excel里的行和列 读取Excel文件的内容?有没有这方面的代码,请大虾们帮帮忙,谢谢了!! 不是打开Excel 是读里面的数值。...
quliiii 嵌入式系统
对于这个图,该设置为推挽、还是开漏输出?
下载 (23.02 KB) 2010-5-22 21:57 图1:STM32F10X的IO端口 下载 (10.51 KB) 2010-5-22 21:57 图2:一个实际连接 请问:对于SO, SI, ......
onlinesh stm32/stm8
招聘 北京
1.WinCE/Windows Mobile 应用研发工程师(2人) 职位要求 1、精通WinCE/Windows Mobile 下 C/C++嵌入式应用程序开发,有2年以上相关研发经验; 2、精通EVC,VS 2005等开发工具; 3、 ......
dzghl163 嵌入式系统
STM8S003F3 中文参考手册一个关于UART描述的错误
最近用到了STM8S003F3的UART,STM8S003F3只有一个UART1,我想把其他用不到的外设都关掉节省功耗,于是我看了看手册 291003 我把CLK_PCKENR1设置成0x04,开启UART1的时钟,但奇怪的是这样设置 ......
石玉 stm32/stm8
关于FPGA开发的问题1
各位高手,小弟正在基于FPGA开发LCD显示控制程序。定义了一个8位信号,赋了一个8位的值。想将这8位数据依次输出管脚上。结果发现LCD_SI管脚上的电平并未按照赋的值变化。请教各位高手其中的原因 ......
wangxd5429 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2170  811  2291  2506  1469  39  15  8  27  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved