电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

533FB000132DGR

产品描述Standard Clock Oscillators Dual Frequency XO, OE Pin 1
产品类别无源元件   
文件大小1MB,共12页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

533FB000132DGR在线购买

供应商 器件名称 价格 最低购买 库存  
533FB000132DGR - - 点击查看 点击购买

533FB000132DGR概述

Standard Clock Oscillators Dual Frequency XO, OE Pin 1

533FB000132DGR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
系列
Packaging
Box

文档预览

下载PDF文档
Si533
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(XO )
(10 M H
Z TO
1.4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
2 selectable output frequencies
®
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Pin 1 output enable (OE)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
Ordering Information:
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
See page 7.
Description
The Si533 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si533
is available with any-frequency output frequency from 10 to 945 MHz and
select frequencies to 1400 MHz. Unlike a traditional XO, where a different
crystal is required for each output frequency, the Si533 uses one fixed crystal
to provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si533 IC based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
OE
1
6
V
DD
FS
2
5
CLK–
GND
3
4
CLK+
LVDS/LVPECL/CML
Functional Block Diagram
V
DD
CLK– CLK+
OE
1
6
V
DD
FS
2
5
NC
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL®
Clock
Synthesis
GND
3
4
CLK+
CMOS
OE
FS
GND
Rev. 1.3 4/13
Copyright © 2013 by Silicon Laboratories
Si533
下面的程序要求按一下按键蜂鸣器响,直到放手,但一上电蜂鸣器为什么响个不停,谢谢!
#include #define uchar unsigned char #define uint unsigned int #define dao 523 //将“dao”宏定义为中音“1”的频率 523Hz #define re 587 //将“re”宏定义为中音“2”的频率 587Hz ......
漫步枫树林 51单片机
EEWORLD大学堂----一块PCB板的生产过程
一块PCB板的生产过程:https://training.eeworld.com.cn/course/5365一块PCB板的生产过程...
木犯001号 嵌入式系统
登出火车票转让的消息,结果真可怕啊
因为火车票买重了,在赶集网上登出转让的消息,还未到一分钟,第一个电话打来,紧接着我的电话中就一直没有停下来。在打的过程中就有嘟嘟的提醒有来电的声音。赶快让同事把那条消息撤下来,可是 ......
向农 聊聊、笑笑、闹闹
关于51单片机掉电模式的问题
一个关于中断的问题!麻烦好心人解答下! 例子的要求是,开启两个外部中断,设置低电平触发中断,用定时器技术并且显示在数码管的前两位,当技术到5是,使单片机进入空闲模式,同时关闭定时 ......
h496097962 51单片机
msp430F449 ADC12例程
资料中包含了ADC12的各种使用方法,希望能给大家带来便利!...
muyilight 微控制器 MCU
最简单的DDS程序
用Verilog实现的dds程序,程序比较简单,但功能实现了。 设计DDS输出为10bits,累加器为24bits,当然这些很好改的,供初学DDS的朋友使用。 内有个doc文档,有相关的原理性说明。 主程序为dds ......
shun333 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 219  1790  428  1985  1977  14  18  55  24  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved