电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1305BV25-167BZI

产品描述18-Mbit Burst of 4 Pipelined SRAM with QDR⑩ Architecture
文件大小885KB,共21页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1305BV25-167BZI概述

18-Mbit Burst of 4 Pipelined SRAM with QDR⑩ Architecture

文档预览

下载PDF文档
CY7C1305BV25
CY7C1307BV25
18-Mbit Burst of 4 Pipelined SRAM with
QDR™ Architecture
Features
• Separate independent Read and Write data ports
• Supports concurrent transactions
• 167-MHz clock for high bandwidth
• 2.5 ns Clock-to-Valid access time
• 4-Word Burst for reducing the address bus frequency
• Double Data Rate (DDR) interfaces on both Read and
Write Ports (data transferred at 333 MHz) @167 MHz
• Two input clocks (K and K) for precise DDR timing
• SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches.
• Single multiplexed address input bus latches address
inputs for both Read and Write ports
• Separate Port Selects for depth expansion
• Synchronous internally self-timed writes
• 2.5V core power supply with HSTL Inputs and Outputs
• Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
• Variable drive HSTL output buffers
• Expanded HSTL output voltage (1.4V–1.9V)
• JTAG interface
Functional Description
The CY7C1305BV25/CY7C1307BV25 are 2.5V Synchronous
Pipelined SRAMs equipped with QDR architecture. QDR
architecture consists of two separate ports to access the
memory array. The Read port has dedicated Data Outputs to
support Read operations and the Write Port has dedicated
Data Inputs to support Write operations. QDR architecture has
separate data inputs and data outputs to completely eliminate
the need to “turn-around” the data bus required with common
I/O devices. Access to each port is accomplished through a
common address bus. Addresses for Read and Write
addresses are latched on alternate rising edges of the input
(K) clock. Accesses to the device’s Read and Write ports are
completely independent of one another. In order to maximize
data throughput, both Read and Write ports are equipped with
Double Data Rate (DDR) interfaces. Each address location is
associated with four 18-bit words (CY7C1305BV25) and four
36-bit words (CY7C1307BV25) that burst sequentially into or
out of the device. Since data can be transferred into and out
of the device on every rising edge of both input clocks (K/K and
C/C) memory bandwidth is maximized while simplifying
system design by eliminating bus “turn-arounds.”
Depth expansion is accomplished with Port Selects for each
port. Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Configurations
• CY7C1305BV25 – 1M x 18
• CY7C1307BV25 – 512K x 36
Cypress Semiconductor Corporation
Document #: 38-05630 Rev. *A
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 3, 2006
[+] Feedb

CY7C1305BV25-167BZI相似产品对比

CY7C1305BV25-167BZI CY7C1307BV25-167BZXC
描述 18-Mbit Burst of 4 Pipelined SRAM with QDR⑩ Architecture 18-Mbit Burst of 4 Pipelined SRAM with QDR⑩ Architecture
紧急求助:需求从NK.bin文件中提取DLL文件的程序
请大家帮忙一下。 我需要从我以前的NK.bin文件中提取一个DLL,因为我用源码编译出来的DLL有问题,找不出问题再哪里。 但是以前编译的NK还是可以用的,因此想从中将DLL提取出来。 我用dumprom ......
wodi520 嵌入式系统
求教STM32的外部中断(EXTI)的问题
下面是我写的 EXTI9_5 的中断处理过程,但有一个问题不明白,向大家请教. 先贴出处理函数: void EXTI9_5_IRQHandler(void) //外部引脚5-9引起的中断(在本例中使用PA8引脚)(连接USER ......
17584681 stm32/stm8
一个软件如何才能让更多人使用?
今晚和队友讨论准备做一个开源项目,之所以要做这样的项目,主要是因为我之前看到一些驴友他们经常去野外旅游,而且经常会拍一些图片,有些图片里面的东西他们不认识,比如某某植物呀或者某某动 ......
wateras1 聊聊、笑笑、闹闹
H桥驱动电路问题
下图是我设计的直流电机H桥驱动电路图,但接通电源后,Q14烧了,求大神指点迷津!...
山鱼 模拟电子
最近开始学stm32f103了,不知何处下手
最近开始学stm32f103了,不知从何处下手啊?请已经下手的朋友指点一下咯,不甚感激啊。...
DoneZ stm32/stm8
今天和一个已工作的学长聊天感觉挺有意思
学长:找到工作了吗? 我:没有呢,还在找 学长:着急吗? 我:还好吧,没有着急 呵呵 学长:不用着急,等年底的时候去找,那时候好找 我:为什么? 学长:因为有的公司年终的时候会解聘一 ......
wanghongyang 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 329  1461  879  2868  2362  34  3  37  29  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved