电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1473V25-100AXI

产品描述2M X 36 ZBT SRAM, 6.5 ns, PQFP100
产品类别存储   
文件大小765KB,共30页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1473V25-100AXI概述

2M X 36 ZBT SRAM, 6.5 ns, PQFP100

2M × 36 ZBT 静态随机存储器, 6.5 ns, PQFP100

CY7C1473V25-100AXI规格参数

参数名称属性值
功能数量1
端子数量100
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压2.62 V
最小供电/工作电压2.38 V
额定供电电压2.5 V
最大存取时间6.5 ns
加工封装描述14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, MS-026, TQFP-100
无铅Yes
欧盟RoHS规范Yes
中国RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸FLATPACK, LOW PROFILE
表面贴装Yes
端子形式GULL WING
端子间距0.6500 mm
端子涂层NICKEL PALLADIUM GOLD
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
内存宽度36
组织2M X 36
存储密度7.55E7 deg
操作模式SYNCHRONOUS
位数2.10E6 words
位数2M
内存IC类型ZBT SRAM
串行并行PARALLEL

文档预览

下载PDF文档
CY7C1471BV25
CY7C1473BV25, CY7C1475BV25
72-Mbit (2M x 36/4M x 18/1M x 72)
Flow-Through SRAM with NoBL™ Architecture
Features
Functional Description
The CY7C1471BV25, CY7C1473BV25, and CY7C1475BV25
are 2.5V, 2M x 36/4M x 18/1M x 72 synchronous flow through
burst SRAMs designed specifically to support unlimited true
back-to-back read or write operations without the insertion of
wait states. The CY7C1471BV25, CY7C1473BV25, and
CY7C1475BV25 are equipped with the advanced No Bus
Latency (NoBL) logic required to enable consecutive read or
write operations with data transferred on every clock cycle. This
feature dramatically improves the throughput of data through the
SRAM, especially in systems that require frequent write-read
transitions.
All synchronous inputs pass through input registers controlled by
the rising edge of the clock. The clock input is qualified by the
Clock Enable (CEN) signal, which when deasserted suspends
operation and extends the previous clock cycle. Maximum
access delay from the clock rise is 6.5 ns (133-MHz device).
Write operations are controlled by two or four Byte Write Select
(BW
X
) and a Write Enable (WE) input. All writes are conducted
with on-chip synchronous self timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide easy bank selection
and output tri-state control. To avoid bus contention, the output
drivers are synchronously tri-stated during the data portion of a
write sequence.
For best practice recommendations, refer to the Cypress appli-
cation note
AN1064, SRAM System Guidelines.
No Bus Latency™ (NoBL™) architecture eliminates dead
cycles between write and read cycles
Supports up to 133 MHz bus operations with zero wait states
Data transfers on every clock
Pin compatible and functionally equivalent to ZBT™ devices
Internally self timed output buffer control to eliminate the need
to use OE
Registered inputs for flow through operation
Byte Write capability
2.5V IO supply (V
DDQ
)
Fast clock-to-output times
6.5 ns (for 133-MHz device)
Clock Enable (CEN) pin to enable clock and suspend operation
Synchronous self timed writes
Asynchronous Output Enable (OE)
CY7C1471BV25, CY7C1473BV25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and
non-Pb-free 165-ball FBGA package. CY7C1475BV25
available in Pb-free and non-Pb-free 209-ball FBGA package.
Three Chip Enables (CE
1
, CE
2
, CE
3
) for simple depth
expansion.
Automatic power down feature available using ZZ mode or CE
deselect.
IEEE 1149.1 JTAG Boundary Scan compatible
Burst Capability - linear or interleaved burst order
Low standby power
Selection Guide
Description
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
133 MHz
6.5
305
120
100 MHz
8.5
275
120
Unit
ns
mA
mA
Cypress Semiconductor Corporation
Document Number: 001-15013 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 24, 2010
[+] Feedback

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1267  304  2360  522  333  12  8  42  54  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved