电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550AE173M371DG

产品描述VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-1417 MHz
产品类别无源元件   
文件大小327KB,共15页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

550AE173M371DG在线购买

供应商 器件名称 价格 最低购买 库存  
550AE173M371DG - - 点击查看 点击购买

550AE173M371DG概述

VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-1417 MHz

550AE173M371DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
VCXO Oscillators
系列
Packaging
Tray

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550
爱跑步小伙伴,晒晒你的技能+装备了
本帖最后由 mzb2012 于 2017-5-26 22:03 编辑 本人80后GG一枚,坐标山东,跑步有三年了,跑跑停停,目前累计900+公里,线上半马5个,计划明年参加线上半马,目标2小时以内。 1.小米手环, ......
mzb2012 聊聊、笑笑、闹闹
这是一路信号转换的电路,用在集线器中?
信号从左边主板输入,从右边输出到电脑,现在的情况就是在光耦输入侧有信号,输出侧无信号。(并不是每一路都是这样,现在就是想找处来原因,请大侠们帮忙分析一下)。 ...
ena 模拟电子
让BB Black飞起来~基于BeagleBone Black的四轴飞行器设计
搞这个东东,其实心里没谱,一是不知道后期的“资金”能不能跟上,另外软件的设计,硬件的设计调试,而且很多传感器的手工焊接,都不是一件容易的事情。也许过程中会遇到这样那样的搞不定的事情 ......
azhiking DSP 与 ARM 处理器
LaunchPad 开发套件白皮书
LaunchPad 开发套件白皮书...
安_然 微控制器 MCU
STM8spi问题
STM8S 的SPI要注意什么呢?手册说可以到10MHZ SPI_CR2 = 0X03; SPI_CR1 = 0X4C;//8MHZ (HSE = 16MHZ) while(1) { while(!TXE); SPI_DR = 0xAA; } 用示波器测波形都畸形了 ......
碧海沉天 stm32/stm8
关于芯片处退偶电容电容可否公用的问题
一个芯片上有很多电源脚,分别是1.8V和3.3V,我选择的退偶电容是104,请问,可否两个或更多个同电压电源脚公用一个退偶电容,不同电压电源能够公用吗,请说说原理,谢谢...
逍遥丁敏 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 158  2485  748  719  1451  53  35  12  15  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved