电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1483V25-100AXI

产品描述72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM
文件大小1018KB,共30页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1483V25-100AXI概述

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM

文档预览

下载PDF文档
CY7C1481V25
CY7C1483V25
CY7C1487V25
72-Mbit (2M x 36/4M x 18/1M x 72)
Flow-Through SRAM
Features
Supports 133 MHz bus operations
2M x 36/4M x 18/1M x 72 common IO
2.5V core power supply (V
DD
)
2.5V or 1.8V IO supply (V
DDQ
)
Fast clock-to-output time
— 6.5 ns (133-MHz version)
Provide high-performance 2-1-1-1 access rate
User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self timed write
Asynchronous output enable
CY7C1481V25, CY7C1483V25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and
non-Pb-free 165-ball FBGA package. CY7C1487V25
available in Pb-free and non-Pb-free 209-ball FBGA
package
IEEE 1149.1 JTAG-Compatible Boundary Scan
“ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1481V25/CY7C1483V25/CY7C1487V25 is a 2.5V,
2M x 36/4M x 18/1M x 72 Synchronous Flow-through SRAM
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive edge triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address pipelining Chip Enable
(CE
1
), depth expansion Chip Enables (CE
2
and CE
3
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1481V25/CY7C1483V25/CY7C1487V25 enables
either interleaved or linear burst sequences, selected by the
MODE input pin. A HIGH selects an interleaved burst
sequence, while a LOW selects a linear burst sequence. Burst
accesses can be initiated with the Processor Address Strobe
(ADSP) or the cache Controller Address Strobe (ADSC)
inputs. Address advancement is controlled by the Address
Advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1481V25/CY7C1483V25/CY7C1487V25 operates
from a +2.5V core power supply while all outputs may operate
with either a +2.5 or +1.8V supply. All inputs and outputs are
JEDEC-standard JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
305
120
100 MHz
8.5
275
120
Unit
ns
mA
mA
Note
1. For best practices recommendations, refer to the Cypress application note
System Design Guidelines
at
www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05281 Rev. *H
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 24, 2007
[+] Feedb
浅谈数字信号处理器
浅谈数字信号处理器 刘银碧 卢 彬 王 亮 摘 要:本文对数字信号处理器进行了概括和分析,涉及了数字信号处理器的发展,并结合其软硬件特点,讨论了数字信号处理器的优势,提出了数字信号处理器 ......
fighting DSP 与 ARM 处理器
提问+ EMIFA接口时钟输出
DSP和FPGA通过emifa接口进行通信,通过PLL配置和EMIFA配置后,DSP的时钟输出信号检测不到是什么原因?...
liujia080211114 DSP 与 ARM 处理器
福布斯电脑革命史
杰弗里·扬 电子组装产品和微型电子计算机 20世纪用年代末,随着太空竞赛日趋激烈,电子时代的步伐加快,微处理器使得电子电路的集成成为可能,而新一代的美国青年也成长起来了。他们将成为 ......
fighting 模拟电子
BlueNRG最大吞吐量测试【ST主题月】
先上图: 242417 上图使用的是两块NUCLEO-STM32L053,一块NUCLEO-IDB05A1,一块NUCLEO-IDB04A1,两块蓝牙板子,一个使用的是BlueNRG,一个是BlueNRG-MS,这次带来BlueNRG的最大吞吐量测试 ......
lb8820265 stm32/stm8
有关FPGA求职方面的咨询
我今年大四就快出去找工作了,想问问各位有经验的大姐,大哥们,哪些公司在FPGA方面有比较好的前景啊?还有如果可以的话能否说说去应聘FPGA工作时的面试和笔试经历或者遇到的一些试题,让我汲 ......
emnqsu FPGA/CPLD
单片机AD采集不准确
88849如图所示,左端经过电阻分压,然后经过电压跟随器和光耦后接PA0,但是采集的电压和计算的不同,而且采集的电压用于程序里也没有达到预想的效果,求用过的好心人给看看,谢谢。...
joezz624 Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 944  2735  396  865  1176  22  21  3  57  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved