电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550MF657M421DGR

产品描述VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-1417 MHz
产品类别无源元件   
文件大小327KB,共15页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

550MF657M421DGR在线购买

供应商 器件名称 价格 最低购买 库存  
550MF657M421DGR - - 点击查看 点击购买

550MF657M421DGR概述

VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-1417 MHz

550MF657M421DGR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
VCXO Oscillators
系列
Packaging
Box

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550
wince中分割窗体
用vs2005开发wince sdi程序,发现没有CSplitterWnd这个类,应该如何实现分割窗体呢?...
heanjun211 嵌入式系统
电源设计基础的书收到了,感觉有必要分享一下
我看到群里面有一个报名抽奖的活动,我报名了一下,没想到我被抽中了。收到了一本很精致的专业书籍《电源设计基础》,这本书是一个叫罗布特的美国人写的,当然这本书已经被翻译成中文版,就是我 ......
g6g6 TI技术论坛
数字滤波简介
本节主要介绍直接卷积滤波和递归滤波的数学模型,以及调用数字滤波程序时要注意的问题。 一、 数字滤波的数学模型        数字滤波: 用数字处理方式选择信号频率。数字滤波是用计 ......
fighting 模拟电子
2013本科
本帖最后由 paulhyde 于 2014-9-15 03:01 编辑 题目 ...
凌乱雨 电子竞赛
看到一个好玩的:屁强度探测器
探测的依据是 声音 温度 浓度 37363...
wljmm DIY/开源硬件专区
非常好的资料:ADI模数转换器应用笔记- 第一册
ADI模数转换器应用笔记-第一册 137649...
dontium ADI 工业技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1357  1890  909  2671  2753  28  39  19  54  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved