电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550BE000189DG

产品描述VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-1417 MHz
产品类别无源元件   
文件大小327KB,共15页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

550BE000189DG在线购买

供应商 器件名称 价格 最低购买 库存  
550BE000189DG - - 点击查看 点击购买

550BE000189DG概述

VCXO Oscillators VCXO; Diff/SE; Single Freq; 10-1417 MHz

550BE000189DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
VCXO Oscillators
系列
Packaging
Tray

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550
强烈建议,STM32出一个带STN/CSTN/TFT控制器的型号
强烈建议,STM32出一个带STN/CSTN/TFT控制器的型号不要太强,比S3C44B0的强些就好了...
zhangwh82 stm32/stm8
急求Qt4.5在Windows CE6.0下安装、开发应用程序问题
网上介绍的比较多的是Qt4.4在Windows CE5.0下安装,又没有哪位大侠试过用Qt4.5在Windows CE6.0下利用自己开发板的SDK进行安装并开发应用程序?希望得到详细过程说!!!...
danqiuyizhui 嵌入式系统
有源滤波带通电路
请问带通电路的参数怎么选?我要选的中心频率为100KHZ,有哪位介绍一些经验呀?...
qiaoqiaoljq 模拟电子
开关电源设计软件
开关电源设计软件...
黑衣人 电源技术
SAR ADC 的输入注意事项
输入信号可能会影响为应用选择最佳逐次逼近寄存器 (SAR) 模数转换器 (ADC) 的方式? 在我们听到“输入”两个字时,脑海里会立即浮现频率、幅值、正弦波以及锯齿波等几件事。所有这 ......
fish001 模拟与混合信号
用FPGA产生标准的m序列的问题分析
问题背景: 使用FPGA 产生一个2M速率的误码仪,误码仪格式X*9+X*5+1(X的9次方+X的5次方+1),满足国际电联的标准ITU V.52标准。国际电联标准英文如下: 4.1 511-bit pseudo-rand ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2438  1939  41  306  2725  6  56  46  37  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved