电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5351C-B05048-GMR

产品描述Clock Generators & Support Products I2C Prog, Any Frequency, Any Output, Ref Clock Input, 8-Output LVCMOS Clock Gen
产品类别半导体    模拟混合信号IC   
文件大小2MB,共41页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5351C-B05048-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5351C-B05048-GMR - - 点击查看 点击购买

SI5351C-B05048-GMR概述

Clock Generators & Support Products I2C Prog, Any Frequency, Any Output, Ref Clock Input, 8-Output LVCMOS Clock Gen

SI5351C-B05048-GMR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
类型
Type
Programmable Clock Generators
Maximum Input Frequency27 MHz
Max Output Freq200 MHz
Number of Outputs8 Output
占空比 - 最大
Duty Cycle - Max
60 %
工作电源电压
Operating Supply Voltage
2.5 V, 3.3 V
工作电源电流
Operating Supply Current
27 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-20
系列
Packaging
Box
输出类型
Output Type
CMOS
产品
Product
Clock Generators
Jitter70 ps
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
2.25 V

文档预览

下载PDF文档
Si5351A/B/C-B
I
2
C - P
R O G R A M M A B L E
A
NY
-F
R E Q U E N C Y
C M O S C
LO CK
G
EN ER ATO R
+ V C X O
Features
www.silabs.com/custom-timing
Generates up to 8 non-integer-related
frequencies from 2.5 kHz to 200 MHz
I
2
C user definable configuration
Exact frequency synthesis at each output
(0 ppm error)
Highly linear VCXO
Optional clock input (CLKIN)
Low output period jitter: < 70 ps pp, typ
Configurable spread spectrum selectable
at each output
Operates from a low-cost, fixed frequency
crystal: 25 or 27 MHz
Supports static phase offset
Programmable rise/fall time control
Glitchless frequency changes
Separate voltage supply pins provide
level translation:

Core VDD: 2.5 or 3.3 V

Output VDDO: 1.8, 2.5, or 3.3 V
Excellent PSRR eliminates external
power supply filtering
Very low power consumption
Adjustable output delay
Available in 2 packages types:
10-MSOP: 3 outputs
20-QFN (4x4 mm): 8 outputs
PCIE Gen 1 compatible
Supports HCSL compatible swing
10-MSOP
20-QFN
Applications
Ordering Information:
See page 29
HDTV, DVD/Blu-ray, set-top box
Audio/video equipment, gaming
Printers, scanners, projectors
Handheld Instrumentation
Residential gateways
Networking/communication
Servers, storage
XO replacement
Description
The Si5351 is an I
2
C configurable clock generator that is ideally suited for replacing
crystals, crystal oscillators, VCXOs, phase-locked loops (PLLs), and fanout buffers in
cost-sensitive applications. Based on a PLL/VCXO + high resolution MultiSynth fractional
divider architecture, the Si5351 can generate any frequency up to 200 MHz on each of its
outputs with 0 ppm error. Three versions of the Si5351 are available to meet a wide
variety of applications. The Si5351A generates up to 8 free-running clocks using an
internal oscillator for replacing crystals and crystal oscillators. The Si5351B adds an
internal VCXO and provides the flexibility to replace both free-running clocks and
synchronous clocks. It eliminates the need for higher cost, custom pullable crystals while
providing reliable operation over a wide tuning range. The Si5351C offers the same
flexibility but synchronizes to an external reference clock (CLKIN).
Functional Block Diagram
Si5351B (20-QFN)
XA
OSC
XB
VCXO
VC
PLL
MultiSynth
0
MultiSynth
1
MultiSynth
2
MultiSynth
3
MultiSynth
4
MultiSynth
5
MultiSynth
6
MultiSynth
7
VDDOA
R0
R1
R2
R3
R4
R5
R6
R7
CLK0
CLK1
VDDOB
CLK2
CLK3
VDDOC
CLK4
CLK5
VDDOD
CLK6
CLK7
SDA
SCL
INTR
OEB
Control
Logic
I
2
C
CLKIN
XA
OSC
XB
Si5351C (20-QFN)
PLL
A
PLL
B
MultiSynth
0
MultiSynth
1
MultiSynth
2
MultiSynth
3
MultiSynth
4
MultiSynth
5
MultiSynth
6
MultiSynth
7
VDDOA
R0
R1
R2
R3
R4
R5
R6
R7
CLK0
CLK1
VDDOB
CLK2
CLK3
VDDOC
CLK4
CLK5
VDDOD
CLK6
CLK7
SDA
SCL
OEB
SSEN
I
2
C
Control
Logic
Rev. 1.0 4/15
Copyright © 2015 by Silicon Laboratories
Si5351A/B/C-B
RFID开发 IPJ标签信息识别以及数据存储
1.读写语句如何放在循环当中。close是否会对循环造成影响(不会因为close的是读写文件而不是循环)。2.读写过程中,如何处理打开的txt文件数据覆盖问题。循环多次向txt文本中输入数据,使后一次的 ......
Jacktang 无线连接
Make Image中文出错 
我使用的是wince 4.2 要建立的一个中文名字的快捷方式  在_FLATRELEASEDIR目录里已建好"测试.lnk" 在project.bib修改如下: FILES ; Name Path ......
telemem 嵌入式系统
想打样PCB板,怎么办?
最近自己想做一个小系统板学习,用Altium Desiger09画好了PCB,想打样然后自己焊芯片,不知道怎么办?...
编号洞洞拐 单片机
调整PWM脉宽的传递函数
请问 ISL6754的误差信号输入调整PWM脉宽的传递函数是怎样的 ...
kobemrc 模拟与混合信号
EEWORLD大学堂----Cadence Allegro 16.6 -4层四路HDMI电路
Cadence Allegro 16.6 -4层四路HDMI电路:https://training.eeworld.com.cn/course/5962 Cadence Allegro 16.6 -4层四路HDMI电路 本套教程采用全新版本的Cadence Allegro 16.6 来分阶段讲解 ......
F凡亿教育 嵌入式系统
室内定位之蓝牙Beacon-部署方案
https://bbs.eeworld.com.cn//huodong/Qorvo_zt/data/20190426131001467.jpg Beacon定位原理Ibeacon一项低耗能蓝牙技术技术,工作原理类似之前的蓝牙技术,由Beacon发射信号,蓝牙设备定位接受 ......
alan000345 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1636  803  315  1607  2158  32  53  5  45  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved