电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5350A-B03204-GTR

产品描述Clock Generators & Support Products Any Frequency, Any Output, Xtal Ref, 3-Output LVCMOS Clock Gen
产品类别半导体    模拟混合信号IC   
文件大小1MB,共29页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

SI5350A-B03204-GTR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5350A-B03204-GTR - - 点击查看 点击购买

SI5350A-B03204-GTR概述

Clock Generators & Support Products Any Frequency, Any Output, Xtal Ref, 3-Output LVCMOS Clock Gen

SI5350A-B03204-GTR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products
系列
Packaging
Box

文档预览

下载PDF文档
S i 5 3 5 0 A- B
F
ACTORY
- P
ROGRAMMABLE
A
NY
- F
REQUENCY
CMOS
C
L O C K
G
ENERATOR
Features
www.silabs.com/custom-timing
Generates up to 8 non-integer-related
frequencies from 2.5 kHz to 200 MHz
Exact frequency synthesis at each
output (0 ppm error)
Glitchless frequency changes
Low output period jitter: < 70 ps pp, typ
Configurable Spread Spectrum
selectable at each output
User-configurable control pins:

Output Enable (OEB_0/1/2)

Power Down (PDN)

Frequency Select (FS_0/1)

Spread Spectrum Enable (SSEN)
Supports static phase offset
Rise/fall time control
Operates from a low-cost, fixed
frequency crystal: 25 or 27 MHz
Separate voltage supply pins provide
level translation:

Core VDD: 1.8 V, 2.5 V or 3.3 V

Output VDDO: 1.8 V, 2.5 V or 3.3 V
Excellent PSRR eliminates external
power supply filtering
Very low power consumption
(25 mA core, typ)
Available in 2 packages types:

10-MSOP: 3 outputs

20-QFN (4x4 mm): 8 outputs
PCIE Gen 1 compatible
Supports HCSL jitter compatible
swing
10-MSOP
20-QFN
Ordering Information:
See page 17
Applications
HDTV, DVD/Blu-ray, set-top box
Audio/video equipment, gaming
Printers, scanners, projectors
Handheld instrumentation
Residential gateways
Networking/communication
Servers, storage
XO replacement
Description
The Si5350A is a highly-flexible, user-definable custom clock generator that is ideally
suited for replacing crystals and crystal oscillators in cost-sensitive applications.
Based on a PLL + high resolution fractional divider MultiSynth
TM
architecture, the
Si5350A can generate any frequency up to 200 MHz on each of its outputs with
0 ppm error. Spread spectrum is selectable (on/off) on any of the outputs. Custom
pin-controlled Si5350A devices can be requested using the ClockBuilder web-based
part number utility (www.silabs.com/ClockBuilder).
Functional Block Diagram
Si5350A (20-QFN)
XA
Si5350A (10-MSOP)
XA
OSC
XB
PLL
B
P0
P1
Control
Logic
MultiSynth 1
PLL
A
MultiSynth 0
VDDO
XB
OSC
PLL
A
MultiSynth
0
MultiSynth
1
VDDOA
CLK0
CLK1
VDDOB
CLK2
CLK3
VDDOC
CLK4
CLK5
VDDOD
CLK6
CLK7
CLK0
PLL
B
CLK1
P0
P1
Control
Logic
MultiSynth
2
MultiSynth
3
MultiSynth
4
MultiSynth
5
MultiSynth
6
MultiSynth
7
MultiSynth 2
CLK2
P2
P3
P4
Rev. 1.0 4/15
Copyright © 2015 by Silicon Laboratories
Si5350A-B

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 484  2435  2774  2040  1471  10  50  56  42  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved