电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

533BA000877DG

产品描述Standard Clock Oscillators Dual Frequency XO, OE Pin 1
产品类别无源元件   
文件大小1MB,共12页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

533BA000877DG在线购买

供应商 器件名称 价格 最低购买 库存  
533BA000877DG - - 点击查看 点击购买

533BA000877DG概述

Standard Clock Oscillators Dual Frequency XO, OE Pin 1

533BA000877DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
系列
Packaging
Tray

文档预览

下载PDF文档
Si533
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(XO )
(10 M H
Z TO
1.4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
2 selectable output frequencies
®
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Pin 1 output enable (OE)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
Ordering Information:
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
See page 7.
Description
The Si533 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si533
is available with any-frequency output frequency from 10 to 945 MHz and
select frequencies to 1400 MHz. Unlike a traditional XO, where a different
crystal is required for each output frequency, the Si533 uses one fixed crystal
to provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si533 IC based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
OE
1
6
V
DD
FS
2
5
CLK–
GND
3
4
CLK+
LVDS/LVPECL/CML
Functional Block Diagram
V
DD
CLK– CLK+
OE
1
6
V
DD
FS
2
5
NC
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL®
Clock
Synthesis
GND
3
4
CLK+
CMOS
OE
FS
GND
Rev. 1.3 4/13
Copyright © 2013 by Silicon Laboratories
Si533
带有饱和处理功能的并行乘加单元设计
带有饱和处理功能的并行乘加单元设计 本文介绍了一种48bit+24bit×24bit带饱和处理的MAC单元设计。在乘法器的设计中,采用改进的booth 算法来减少部分积的数目,用由压缩单元组成的Wallace tre ......
aimyself FPGA/CPLD
咨询 OPC 客户端连 OPC服务的问题
我按网络上的DCOM配置配好后可以连上OPC SERVER 可是客户机(PC)的用户名跟密码要跟OPC SERVER机子管理员的密码要一样才行,如果配不同的连不上,这是为什么呢?我现在需要的就是用不同的用户 ......
victor556 嵌入式系统
SPI模式下连续读写SD卡,会被其他外设中断干扰,造成死循环
采用英蓓特的例程,SYSTICK和UART的中断都会造成连续读写失败,进入死循环。请大家注意。除了关中断,我还没找到其他合适的方法。...
good969 stm32/stm8
TMS320C5517连不上仿真器
TMS320C5517连不上仿真器,一下是test connection时打印的信息,而且连JTAG电压,只有TDO,TCK有电压,剩下的都没有电压,请问可能是什么原因造成的? The scan-path will be reset by togglin ......
cym DSP 与 ARM 处理器
tss721a只能接收不能发送数据是怎么回事
TSS721A搭接的MBUS从机电路,可以接收数据,但是单片机发送数据的时候,接收和发送脚都有信号。这是为什么? ...
处理器 微控制器 MCU
开关电源中电容器的选择-赵修科-上海会议演讲稿下载
48323 顶顶 支持电子工程世界哈哈...
czf0408 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2638  1698  1013  2918  985  32  51  25  21  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved