电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532AC000193DGR

产品描述Standard Clock Oscillators Dual Frequency XO, OE Pin 2
产品类别无源元件   
文件大小338KB,共12页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

532AC000193DGR在线购买

供应商 器件名称 价格 最低购买 库存  
532AC000193DGR - - 点击查看 点击购买

532AC000193DGR概述

Standard Clock Oscillators Dual Frequency XO, OE Pin 2

532AC000193DGR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
系列
Packaging
Box

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(XO )
(10 M H
Z TO
1.4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
FS
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
(LVDS/LVPECL/CML)
FS
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
OE
2
5
NC
GND
3
4
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.31 4/16
Copyright © 2016 by Silicon Laboratories
Si532
哈哈,看看淘宝中的产品,28元
56161...
chenzhufly DIY/开源硬件专区
DM642硬中断延迟问题
问题描述: 系统调试过程中发现硬件中断经常得不到及时响应,根据现象推断中断会被延迟达150us以上。 问题分析: 中断信号是连到CPLD的,DSP的GPIO6也与CPLD相连。用CPLD的任一个输出脚 ......
fish001 DSP 与 ARM 处理器
逻辑信号输入FPGA用不用再加其他东西
我在做一个逻辑信号分析仪,想问一下,待测的逻辑信号输入FPGA时用不用添加保护措施,比如光隔什么的,加上光隔会不会影响信号的速度呢。探针该怎么和FPGA连接呢,求指教。 本帖最后由 白丁 ......
白丁 FPGA/CPLD
有幸申请到,我完全新手如何去开始学习Helper2416?!
有幸申请到Helper2416开发板,我真的是完全新手,就玩过一段时间的STM32F1和UCOS III,其他的一概不知,看到各位大神们一会RAW-OS,一会Lunix,一会Makefile,一会SD卡启动,一会NAND启动的,看 ......
yuer_52 嵌入式系统
Zilog Z8 Encore! XP增加12KB闪存
ZiLOG宣布通过添加全新F0830系列扩展8位MCU的Z8Encore!产品。这种新功能建立在现有Z8Encore!XP系列大获成功的基础上,它已经在8位市场中获得了广泛青睐。F0830的目标主要是中国MCU市场,ZiLOG认 ......
rain 单片机
【LPC54100】6LowPAN边界网关-02视频
本帖最后由 lyzhangxiang 于 2015-5-24 14:49 编辑 算是基本完成了吧,家里没有节点设备对应的程序下载接口,所以没办法演示节点的功能,视频中仅仅演示了LPC54102+AT86RF212B实现的6LowPAN ......
lyzhangxiang NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 221  2397  2821  2315  414  13  45  16  30  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved