电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74GTLP16612PA

产品描述CMOS 18-BIT TTL/GTLP UNIVERSAL BUS TRANSCEIVER
文件大小64KB,共8页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT74GTLP16612PA概述

CMOS 18-BIT TTL/GTLP UNIVERSAL BUS TRANSCEIVER

文档预览

下载PDF文档
IDT74GTLP16612
CMOS 18-BIT TTL/GTLP UNIVERSAL BUS TRANSCEIVER
INDUSTRIAL TEMPERATURE RANGE
CMOS 18-BIT TTL/GTLP
UNIVERSAL BUS
TRANSCEIVER
FEATURES:
Bidirectional interface between GTLP and TTL logic levels
Edge Rate Control Circuit reduces output noise
V
REF
pin provides reference voltage for receiver threshold
CMOS technology for low power dissipation
Special PVT Compensation circuitry to provide consistent perfor-
mance over variations of process, supply voltage, and temperature
5V tolerant inputs and outputs on A-Port
Bus-Hold to eliminate the need for external pull-up resistors for
unused inputs to A-Port
Power up/down high-impedance
TTL-compatible Driver and Control inputs
High Output source/sink ±32mA on A-Port pins
Flow-through architecture optimizes system layout
D-type latch and flip-flop architecture for data flow in clocked,
transparent, or latched mode
Open drain on GTLP to support wired OR connection
Available in SSOP and TSSOP packages
IDT74GTLP16612
DESCRIPTION:
The GTLP16612 is an 18-bit universal bus transceiver. It provides
signal level translation, from TTL to GTLP, for applications requiring a high-
speed interface between cards operating at TTL logic levels and back-
planes operating at GTLP logic levels. GTLP provides reduced output
swing (<1V), reduced input threshold levels, and output edge-rate control
to minimize signal setting times. The GTLP16612 is a derivative of the Gun-
ning Transceiver Logic (GTL) JEDEC standard JESD8-3 and incorporates
internal edge-rate control, which is process, voltage, and temperature
(PVT) compensated.
GTLP output low voltage is less than 0.5V. The output high is 1.5V, and
the receiver threshold is 1V.
FUNCTIONAL BLOCK DIAGRAM
OEAB
1
CEAB
56
CLKAB
55
LEAB
2
LEBA
28
CLKBA
30
CEBA
29
OEBA
27
ONE OF 18 CHANNELS
CE
1D
C1
CE
1D
C1
CLK
CLK
A1
3
GTLP
54
B1
TO 17 OTHER CHANNELS
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c
1999
Integrated Device Technology, Inc.
OCTOBER 1999
DSC-5477/2

IDT74GTLP16612PA相似产品对比

IDT74GTLP16612PA IDT74GTLP16612 IDT74GTLP16612PV
描述 CMOS 18-BIT TTL/GTLP UNIVERSAL BUS TRANSCEIVER CMOS 18-BIT TTL/GTLP UNIVERSAL BUS TRANSCEIVER CMOS 18-BIT TTL/GTLP UNIVERSAL BUS TRANSCEIVER

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 389  1568  1211  2407  1383  8  32  25  49  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved