电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530CB19M0000BGR

产品描述CMOS Output Clock Oscillator, 19MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530CB19M0000BGR概述

CMOS Output Clock Oscillator, 19MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530CB19M0000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
Is SamacsysN
其他特性TAPE AND REEL
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率19 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
ECU 的 CAN 刷新简介 -- 欢迎灌水
如题,用CAN 来刷新ECU。 相关keyword: 1.刷新工具软件,装在电脑里的,整车厂方的工具,或4S店用的工具 2.刷新工具硬件, 用来连接电脑和车载OBD 3.对象ECU 4.升级前ECU 软件, 4.升 ......
5525 汽车电子
【颁奖礼】我用“ADI实验室电路“讲故事
经过为期两周的放飞创意,最终选出本期活动的”故事大王“为tiankai001,将获得价值500元的购物机会一次。 感谢大家对本次活动及ADI实验室电路的支持,希望通过这个小小的活动,使得大家的设 ......
EEWORLD社区 ADI 工业技术
ADC不能连续转换
#include #include #define uint unsigned int void init_port()端口初始化 { DDRA&=~BIT(0); DDRB=0xff; PORTB=0; } void init_adc() { ADMUX=0x00;通道0,外接参考电压 A ......
守望178 Microchip MCU
谁有 MEMORY STICK规范?
我正在研究memory stick和magicgate, 谁有规范, 有酬谢! 请联系cenuserwen@gmail.com...
逍遥 FPGA/CPLD
WINCE编译不了,说找不到recorder.exe
Warning: Found duplicate entry 'binfs.dll NK C:\WINCE420\PUBLIC\11\RelDir\SAMSUN~1\binfs.dll 00000007' ... skipping Error: Could not find file 'C:\WINCE420\PUBL ......
coveyniu 嵌入式系统
无线nrf24l01 中文资料及51,、ARM程序
如题。...
虚源草 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1698  2762  274  753  2796  59  27  48  36  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved