电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H24NT24G2ZCHLGI8

产品描述PCI Interface IC PCIE SWITCH
产品类别半导体    模拟混合信号IC   
文件大小238KB,共35页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

89H24NT24G2ZCHLGI8在线购买

供应商 器件名称 价格 最低购买 库存  
89H24NT24G2ZCHLGI8 - - 点击查看 点击购买

89H24NT24G2ZCHLGI8概述

PCI Interface IC PCIE SWITCH

89H24NT24G2ZCHLGI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
PCI Interface IC
RoHSDetails
类型
Type
Switch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes24 Lane
Number of Ports24 Port
工作电源电压
Operating Supply Voltage
1 V, 2.5 V, 3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FCBGA-324
系列
Packaging
Reel
数据速率
Data Rate
192 Gb/s
高度
Height
3.02 mm
长度
Length
19 mm
宽度
Width
19 mm
Data Bus Width32/64 bit
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
750
VersionGen2

文档预览

下载PDF文档
24-Lane 24-Port PCIe® Gen2
System Interconnect Switch
®
89HPES24NT24G2
Datasheet
Device Overview
The 89HPES24NT24G2 is a member of the IDT family of PCI
Express® switching solutions. The PES24NT24G2 is a 24-lane, 24-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
24-lane, 24-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 24 GBps (192 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Twenty-four x1 ports configurable as follows:
One x8 stack
• Eight x1 ports (ports 0 through 7 are not capable of
merging with an adjacent port)
Two x8 stacks configurable as:
• Two x8 ports
• Four x4 ports
• Eight x2 ports
• Sixteen x1 ports
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 35
2013 Integrated Device Technology, Inc
December 17, 2013
《AlientekSTM32例程手册》28个实验连载--I2C操作24C02+18B20实验
I2C操作24C02实验 源码: ALIENTEK MINISTM32 实验16 IIC实验.rar (1.52 MB) 下载次数: 575 2010-11-9 01:37 pdf教程: I2C-24C02实验.pdf (599.86 KB) 下载 ......
one65one stm32/stm8
rtems编译问题
最近在编译rtems,基于pc的顺利通过,但是在编译arm核的gp32源码时,出现bsp_irq_asm.o:no such file no directory.但是在Makefile文件中有编译这个文件的语句。哪位编译过rtems,能否指点一下 ......
Dream1231 嵌入式系统
【转自猫扑话题】梅西赛后采访
梅西赛后采访:当地球迷很热情,不过吹喇叭的助威方式我还是不太适应。相对来说我更加怀念中国球迷,他们的加油口号我至今记忆犹新:谢亚龙,下课!...
小娜 聊聊、笑笑、闹闹
atmega128 PF口使用时出了点问题不解
#include #include #include #define uchar unsigned char #define uint unsigned int void delay_us(uint t) { uint j; for (j=0;j...
shaoyuanfu Microchip MCU
请教:有关CMD文件的问题
在写CMD文件的时候,可以定义哪些段在哪个地址空间范围之内,而在C语言环境下也可以写#pragma CODE_SECTION来指定放在哪个段里面,不知道这两个会引起冲突吗?有必要在写程序的时候2个都写吗? ......
eugenew 模拟与混合信号
成龙和李连杰合演一部电影
两人合演一部影片的消息目前由成龙亲口确认,这部由好莱坞投资,灵感来自《西游记》的影片,预计将于明年三四月份在上海开拍,而成龙或李连杰其中一人,将饰演片中美猴王孙悟空。   两人早 ......
feifei 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1519  880  123  2122  576  27  50  26  33  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved