电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H24NT24G2ZAHLGI8

产品描述PCI Interface IC
产品类别半导体    模拟混合信号IC   
文件大小238KB,共35页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

89H24NT24G2ZAHLGI8在线购买

供应商 器件名称 价格 最低购买 库存  
89H24NT24G2ZAHLGI8 - - 点击查看 点击购买

89H24NT24G2ZAHLGI8概述

PCI Interface IC

89H24NT24G2ZAHLGI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
PCI Interface IC
类型
Type
Switch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes24 Lane
Number of Ports24 Port
工作电源电压
Operating Supply Voltage
1 V, 2.5 V, 3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FCBGA-324
数据速率
Data Rate
192 Gb/s
Data Bus Width32/64 bit
VersionGen2

文档预览

下载PDF文档
24-Lane 24-Port PCIe® Gen2
System Interconnect Switch
®
89HPES24NT24G2
Datasheet
Device Overview
The 89HPES24NT24G2 is a member of the IDT family of PCI
Express® switching solutions. The PES24NT24G2 is a 24-lane, 24-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
24-lane, 24-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 24 GBps (192 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Twenty-four x1 ports configurable as follows:
One x8 stack
• Eight x1 ports (ports 0 through 7 are not capable of
merging with an adjacent port)
Two x8 stacks configurable as:
• Two x8 ports
• Four x4 ports
• Eight x2 ports
• Sixteen x1 ports
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 8 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 35
2013 Integrated Device Technology, Inc
December 17, 2013
请教大家两个关于串口通信的小白问题
1、单片机A通过USART分别和B、C相连,且A控制着B和C的vcc引脚(通过MOS管)。假设AB通信完后,A关闭B的vcc,再打开C的Vcc,然后和C通信,此时的B会不会干扰AC通信?(此时B的Vcc虽然断开,但TXD ......
天涯海角sr 51单片机
请教一个简单的verilog hdl问题
小弟初学hdl,编写了一个m序列发生器,可输出的居然是一条直线!!!!素闻论坛大神众多,恳请大神帮我看看问题出在哪?文件1:寄存器模块module zhixu(d,clk,rst,q);input d,clk,rst;output q; ......
blackboard FPGA/CPLD
[转]常见问题解答:为什么IC需要自己的去耦电容?
为了保证高频输入和输出。(这不是说电容能跳Hokey Cokey1。) 每个集成电路(IC)都必须使用电容将各电源引脚连接到器件上的地,原因有二:防止噪声影响其本身的性能,以及防止它传输噪声而影响 ......
azhiking 模拟电子
LED导电银胶、导电胶及其封装工艺
LED导电银胶、导电胶及其封装工艺一 导电胶、导电银胶 导电胶是IED生产封装中不可或缺的一种胶水,其对导电银浆的要求是导电、导热性能要号,剪切强度要大,并且粘结力要强。 UNINWELL国际的导 ......
探路者 LED专区
现在转行集成电路,还来得及吗?
来源:IC媛看到一篇文章,深有感触,转发过来给大家看看。 Q:你怎么看待芯片的发展?今年特别火,还能火几年?现在转行学数字IC,明年就业形势还明朗吗? 针对这个问题,一 ......
赵玉田 聊聊、笑笑、闹闹
[求助]电气规则检查出错Output Pins And Power Pins……
#1 Error Output Pins And Power Pins On Net +10V Output Pins : mc1490.SCH(U2-1 @410,570) Power Pins : mc1490.SCH(U2-2 @410,560) #2 Error Outp ......
fjinbo PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 16  2707  1273  2650  1400  1  55  26  54  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved