AS4C4M16D1A-5TAN
Features
•
Fast clock rate: 200 MHz
•
Differential Clock CK &
CK
•
AEC-Q100 Compliant
•
Bi-directional DQS
•
DLL enable/disable by EMRS
•
Fully synchronous operation
•
Internal pipeline architecture
•
Four internal banks, 1M x 16-bit for each bank
•
Programmable Mode and Extended Mode Registers
- CAS Latency: 2, 2.5, 3
- Burst length: 2, 4, 8
- Burst Type: Sequential & Interleaved
•
Individual byte writes mask control
•
DM Write Latency = 0
•
Auto Refresh and Self Refresh
•
4096 refresh cycles / 32ms
•
Precharge & active power down
•
Power supplies: V
DD
& V
DDQ
= 2.5V
±
0.2V
•
Automotive temperature: T
A
= -40°C~105
°
C
•
Interface: SSTL_2 I/O Interface
•
Package: 66 Pin TSOP II, 0.65mm pin pitch
- Pb free and Halogen free
Overview
The 64Mb DDR SDRAM is a high-speed CMOS
double data rate synchronous DRAM containing 64
Mbits. It is internally configured as a quad 1M x 16
DRAM with a synchronous interface (all signals are
registered on the
positive edge of the clock signal, CK).
Data outputs occur at both rising edges of CK and
CK
.
Read and write accesses to the SDRAM are burst
oriented; accesses start at a selected location and
continue for a programmed number of locations in a
programmed sequence. Accesses begin with the
registration of a BankActivate command which is then
followed by a Read or Write command.
The device provides programmable Read or Write
burst lengths of 2, 4, 8. An auto precharge function may
be enabled to provide a self-timed row precharge that is
initiated at the end of the burst sequence. The refresh
functions, either Auto or Self Refresh are easy to use. In
addition, 64Mb DDR features programmable DLL
option. By having a programmable mode register and
extended mode register, the system can choose the
most suitable modes to maximize its performance.
These devices are well suited for applications requiring
high memory bandwidth and high performance.
Table
1.
Ordering Information
Product part No
AS4C4M16D1A-5TAN
Org
4Mx 16
Temperature
Automotive
-40°C
to
105°C
Max Clock (MHz)
200
Package
66pin TSOPII
Confidential
- 2/54 -
Rev.1.0 Dec 2015
AS4C4M16D1A-5TAN
Pin Descriptions
Table 2. Pin Details
Symbol
CK,
CK
Type
Input
Description
Differential Clock:
CK and
CK
are differential clock inputs. All address and control
input signals are sampled on the crossing of the positive edge of CK and negative
edge of
CK
. Input and output data is referenced to the crossing of CK and
CK
(both
directions of the crossing)
Clock Enable:
CKE activates (HIGH) and deactivates (LOW) the CK signal. If CKE
goes low synchronously with clock, the internal clock is suspended from the next
clock cycle and the state of output and burst address is frozen as long as the CKE
remains low. When all banks are in the idle state, deactivating the clock controls the
entry to the Power Down and Self Refresh modes.
Bank Activate:
BA0 and BA1 define to which bank the BankActivate, Read, Write, or
BankPrecharge command is being applied.
Address Inputs:
A0-A11 are sampled during the BankActivate command (row
address A0-A11) and Read/Write command (column address A0-A7 with A10 defining
Auto Precharge).
Chip Select:
CS
enables (sampled LOW) and disables (sampled HIGH) the command
decoder. All commands are masked when
CS
is sampled HIGH.
CS
provides for
external bank selection on systems with multiple banks. It is considered part of the
command code.
Row Address Strobe:
The
RAS
signal defines the operation commands in
conjunction with the
CAS
and
WE
signals and is latched at the positive edges of
CK. When
RAS
and
CS
are asserted "LOW" and
CAS
is asserted "HIGH" either the
BankActivate command or the Precharge command is selected by the
WE
signal.
When the
WE
is asserted "HIGH" the BankActivate command is selected and the
bank designated by BA is turned on to the active state. When the
WE
is asserted
"LOW" the Precharge command is selected and the bank designated by BA is
switched to the idle state after the precharge operation.
CKE
Input
BA0, BA1
A0-A11
Input
Input
CS
Input
RAS
Input
CAS
Input
Column Address Strobe:
The
CAS
signal defines the operation commands in
conjunction with the
RAS
and
WE
signals and is latched at the positive edges of
CK. When
RAS
is held "HIGH" and
CS
is asserted "LOW" the column access is
started by asserting
CAS
"LOW". Then, the Read or Write command is selected by
asserting
WE
"HIGH" or "LOW".
WE
Input
Write Enable:
The
WE
signal defines the operation commands in conjunction with
the
RAS
and
CAS
signals and is latched at the positive edges of CK. The
WE
input
is used to select the BankActivate or Precharge command and Read or Write
command.
Bidirectional Data Strobe:
Specifies timing for Input and Output data. Read Data
Strobe is edge triggered. Write Data Strobe provides a setup and hold time for data
and DQM. LDQS is for DQ0~7, UDQS is for DQ8~15.
Data Input Mask:
Input data is masked when DM is sampled HIGH during a write
cycle. LDM masks DQ0-DQ7, UDM masks DQ8-DQ15.
Data I/O:
The DQ0-DQ15 input and output data are synchronized with positive and
negative edges of LDQS & UDQS. The I/Os are byte-maskable during Writes.
Power Supply:
+2.5V
±
0.2V
Ground
- 5/54 -
Rev.1.0 Dec 2015
LDQS,
UDQS
LDM, UDM
DQ0 - DQ15
V
DD
V
SS
Confidential
Input /
Output
Input
Input /
Output
Supply
Supply