电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

7025L25GB

产品描述SRAM 16K X 16 DUAL PORT
产品类别存储    存储   
文件大小216KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

7025L25GB在线购买

供应商 器件名称 价格 最低购买 库存  
7025L25GB - - 点击查看 点击购买

7025L25GB概述

SRAM 16K X 16 DUAL PORT

7025L25GB规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PGA
包装说明PGA, PGA84M,11X11
针数84
制造商包装代码GU84
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
Samacsys DescriptionCGA CAV UP
最长访问时间25 ns
其他特性INTERRUPT FLAG; AUTOMATIC POWER-DOWN; SEMAPHORE; BATTERY BACKUP
I/O 类型COMMON
JESD-30 代码S-CPGA-P84
JESD-609代码e0
长度27.94 mm
内存密度131072 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度16
湿度敏感等级1
功能数量1
端口数量2
端子数量84
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织8KX16
输出特性3-STATE
可输出YES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装等效代码PGA84M,11X11
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
筛选级别MIL-PRF-38535
座面最大高度3.68 mm
最大待机电流0.004 A
最大压摆率220 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
宽度27.94 mm
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED
8K x 16 DUAL-PORT
STATIC RAM
Features
IDT7025S/L
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Military: 20/25/35/55/70ns (max.)
– Industrial: 55ns (max.)
– Commercial: 15/17/20/25/35/55ns (max.)
Low-power operation
– IDT7025S
Active: 750mW (typ.)
Standby: 5mW (typ.)
– IDT7025L
Active: 750mW (typ.)
Standby: 1mW (typ.)
Separate upper-byte and lower-byte control for multiplexed
bus compatibility
IDT7025 easily expands data bus width to 32 bits or more
using the Master/Slave select when cascading more than
one device
M/S = H for
BUSY
output flag on Master
M/S = L for
BUSY
input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
Battery backup operation—2V data retention
TTL-compatible, single 5V (±10%) power supply
Available in 84-pin PGA, Flatpack, PLCC, and 100-pin Thin
Quad Flatpack
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
R/W
L
UB
L
R/W
R
UB
R
LB
L
CE
L
OE
L
LB
R
CE
R
OE
R
I/O
8L
-I/O
15L
I/O
0L
-I/O
7L
BUSY
L
A
12L
A
0L
(1,2)
I/O
8R
-I/O
15R
I/O
Control
I/O
Control
I/O
0R
-I/O
7R
BUSY
R
A
12R
A
0R
(1,2)
Address
Decoder
13
MEMORY
ARRAY
13
Address
Decoder
CE
L
OE
L
R/W
L
SEM
L
(2)
INT
L
NOTES:
1. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
2.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull.
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
R
INT
R
(2)
2683 drw 01
M/S
MARCH 2018
1
DSC 2683/12
©2018 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 553  1024  432  1152  749  9  39  34  32  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved