电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72221L15J

产品描述FIFO SYNCHRONOUS 1K X 9 FIFO
产品类别存储    存储   
文件大小109KB,共14页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72221L15J在线购买

供应商 器件名称 价格 最低购买 库存  
72221L15J - - 点击查看 点击购买

72221L15J概述

FIFO SYNCHRONOUS 1K X 9 FIFO

72221L15J规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PLCC
包装说明PLASTIC, LCC-32
针数32
制造商包装代码PL32
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e0
长度13.9954 mm
内存密度9216 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数1024 words
字数代码1000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源5 V
认证状态Not Qualified
座面最大高度3.556 mm
最大待机电流0.08 A
最大压摆率0.08 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度11.4554 mm

文档预览

下载PDF文档
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
FEATURES:
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when
the write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1,
REN2).
The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS technology.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0
- D
8
LD
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
2655 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2017
NOVEMBER 2017
DSC-2655/7
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
求教:使用89S52的P1.0口作为外部下降沿触发计数器输入端,改如何配置T2相关的寄存器呢?
//外部计数器T2初始化 T2CON = 0x2; // T2CON寄存器的C/T2 标志位置1,对外部开始计数,下降沿触发计数 T2MOD = 0x0; TR2=1 ; RCAP2H = 0xff ; RCAP ......
2008pcu 嵌入式系统
sprintf()函数在LCD应用中遇到问题
本帖最后由 铛铛铛挡 于 2016-8-17 17:19 编辑 先贴出我的sprintf()函数在12864液晶显示程序中的应用 void display() //液晶显示函数 ......
铛铛铛挡 微控制器 MCU
ZigBee谁笑到最后(2)
ZigBee谁笑到最后 吴线 采用从8051对用户而言好处如下: 1、无需重新学习微处理器结构原理,无需重新熟悉编译/调试工具; 2、对片上系统的I/O,定时器,A/D,PWM,看门狗等等,也无 ......
kandy2059 无线连接
saber
求saber的使用教程! ...
305374869 LED专区
摄像头信号采集及其显示的项目开发周期及费用讨论
最近有客户找到我做一个项目,主要涉及摄像头数据信号采集及其显示,使用的是FPGA技术。由于第一次接私活,至于开发时长、以及开发的费用心里没底,不清楚,望坛里有经验的高手能告知。...
jerrywike FPGA/CPLD
VxWorks下如何表示一个64位的数呢?
VxWorks下如何表示一个64位的数呢? 请大侠们指点!...
bbslb 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1496  71  1400  2749  1320  10  25  43  57  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved