电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC16245AEVK

产品描述Bus Transceivers 74LVC16245AEV/VFBGA56/STANDARD
产品类别逻辑    逻辑   
文件大小819KB,共20页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

74LVC16245AEVK在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC16245AEVK - - 点击查看 点击购买

74LVC16245AEVK概述

Bus Transceivers 74LVC16245AEV/VFBGA56/STANDARD

74LVC16245AEVK规格参数

参数名称属性值
Brand NameNXP Semiconductor
厂商名称NXP(恩智浦)
零件包装代码BGA
包装说明VFBGA,
针数56
制造商包装代码SOT702-1
Reach Compliance Codeunknown
Is SamacsysN
其他特性WITH DIRECTION CONTROL
系列LVC/LCX/Z
JESD-30 代码R-PBGA-B56
JESD-609代码e0
长度7 mm
逻辑集成电路类型BUS TRANSCEIVER
位数8
功能数量2
端口数量2
端子数量56
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码VFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, VERY THIN PROFILE, FINE PITCH
传播延迟(tpd)6 ns
座面最大高度1 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.2 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层TIN LEAD
端子形式BALL
端子节距0.65 mm
端子位置BOTTOM
宽度4.5 mm
Base Number Matches1

文档预览

下载PDF文档
74LVC16245A; 74LVCH16245A
16-bit bus transceiver with direction pin; 5 V tolerant; 3-state
Rev. 12 — 13 February 2012
Product data sheet
1. General description
The 74LVC16245A; 74LVCH16245A are 16-bit transceivers featuring non-inverting
3-state bus compatible outputs in both send and receive directions. The device features
two output enable (nOE) inputs for easy cascading and two send/receive (nDIR) inputs for
direction control. nOE controls the outputs so that the buses are effectively isolated. This
device can be used as two 8-bit transceivers or one 16-bit transceiver.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be
applied to the outputs. These features allow the use of these devices in mixed
3.3 V and 5 V applications.
The 74LVCH16245A bus hold on data inputs eliminates the need for external pull-up
resistors to hold unused inputs.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
MULTIBYTE flow-through standard pin-out architecture
Low inductance multiple power and ground pins for minimum noise and ground
bounce
Direct interface with TTL levels
High-impedance when V
CC
= 0 V
All data inputs have bus hold (74LVCH16245A only)
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and
40 C
to +125
C

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 83  1920  1948  2791  609  2  39  40  57  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved