电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI4320-J1-FT

产品描述RF Receiver Receivers - IA4320
产品类别热门应用    无线/射频/通信   
文件大小961KB,共36页
制造商Silicon Laboratories
标准
下载文档 详细参数 选型对比 全文预览

SI4320-J1-FT在线购买

供应商 器件名称 价格 最低购买 库存  
SI4320-J1-FT - - 点击查看 点击购买

SI4320-J1-FT概述

RF Receiver Receivers - IA4320

SI4320-J1-FT规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
RF Receiver
RoHSDetails
类型
Type
ISM Receiver
Operating Frequency315 MHz to 915 MHz
工作电源电压
Operating Supply Voltage
2.2 V to 5.4 V
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
封装 / 箱体
Package / Case
TSSOP-16
安装风格
Mounting Style
SMD/SMT
系列
Packaging
Tube
Moisture SensitiveYes
工作电源电流
Operating Supply Current
3 mA
工厂包装数量
Factory Pack Quantity
96
单位重量
Unit Weight
0.002037 oz

文档预览

下载PDF文档
Si4320 Universal ISM
Band FSK Receiver
DESCRIPTION
Silicon Labs’ Si4320 is a single chip, low power, multi-channel FSK
receiver designed for use in applications requiring FCC or ETSI
conformance for unlicensed use in the 315, 433, 868, and 915 MHz
bands. Used in conjunction with Si4220/21, Silicon Labs’ FSK
transmitters, the Si4320 is a flexible, low cost, and highly integrated
solution that does not require production alignments. All required RF
functions are integrated. Only an external crystal and bypass filtering are
needed for operation.
The Si4320 has a completely integrated PLL for easy RF design, and its
rapid settling time allows for fast frequency hopping, bypassing multipath
fading, and interference to achieve robust wireless links. The PLL’s high
resolution allows the usage of multiple channels in any of the bands. The
baseband bandwidth (BW) is programmable to accommodate various
deviation, data rate, and crystal tolerance requirements. The receiver
employs the Zero-IF approach with I/Q demodulation, therefore no external
components (except crystal and decoupling) are needed in a typical
application. The Si4320 is a complete analog RF and baseband receiver
including a multi-band PLL synthesizer with an LNA, I/Q down converter
mixers, baseband filters and amplifiers, and I/Q demodulator.
The chip dramatically reduces the load on the microcontroller with
integrated digital data processing: data filtering, clock recovery, data
pattern recognition and integrated FIFO. The automatic frequency control
(AFC) feature allows using a low accuracy (low cost) crystal. To minimize
the system cost, the chip can provide a clock signal for the microcontroller,
avoiding the need for two crystals.
For simple applications, the receiver supports a standalone operation
mode. This allows complete data receiver operation and control of four
digital outputs based on the incoming data pattern without a
microcontroller. In this mode, 12 or more predefined frequency channels
can be used in any of the four bands. For low power applications, the
device supports low duty-cycle operation based on the internal wake-up
timer.
Si4320
PIN ASSIGNMENT
Standalone Mode
Microcontroller Mode
This document refers to Si4320-IC Rev
J1.
See www.silabs.com/integration for any applicable
errata. See back page for ordering information.
FEATURES
Fully integrated (low BOM, easy design-in)
No alignment required in production
Fast settling, programmable, high-resolution PLL
Fast frequency hopping capability
High bit rate (up to 115.2 kbps in digital mode and 256 kbps
in analog mode)
Direct differential antenna input
Programmable baseband bandwidth (67 to 400 kHz)
Analog and digital RSSI outputs
Automatic frequency control (AFC)
Data quality detection (DQD)
Internal data filtering and clock recovery
RX pattern recognition
SPI compatible serial control interface
Clock and reset signals for microcontroller
16 bit RX data FIFO
Standalone operation mode without microcontroller
Low power duty-cycle mode (less than 0.5 mA average
supply current)
Standard 10 MHz crystal reference with in circuit calibration
Alternative OOK support
Wake-up timer
Low battery detector
2.2 to 5.4 V supply voltage
Low power consumption (~9 mA in low bands)
Low standby current (0.3 µA)
Compact 16-pin TSSOP package
FUNCTIONAL BLOCK DIAGRAM
TYPICAL APPLICATIONS
Remote control
Home security and alarm
Wireless keyboard/mouse and other PC peripherals
Toy control
Remote keyless entry
Tire pressure monitoring
Telemetry
Personal/patient data logging
Remote automatic meter reading
1
Si4320-DS Rev 1.5r 0308
www.silabs.com

SI4320-J1-FT相似产品对比

SI4320-J1-FT SI4320-J1-FTR
描述 RF Receiver Receivers - IA4320 RF Receiver Receiver (EZRadio)
Product Attribute Attribute Value Attribute Value
制造商
Manufacturer
Silicon Laboratories Silicon Laboratories
产品种类
Product Category
RF Receiver RF Receiver
RoHS Details Details
工厂包装数量
Factory Pack Quantity
96 2000
系列
Packaging
Tube Reel
[NMD原码问题]“回车”的消息响应,不才望赐教
在nmd中回车的功能是进入下一级页面。但并不是靠VK_RETURN消息实现的,代码中有句注释如下 // NOTE: VK_RETURN is actualy handled by LBN_DBLCLK in the WMCommand handler 但我搜遍整个nmd ......
xy2002 嵌入式系统
在altium designer中能不能挖一个凹槽?
在altium designer中能不能挖一个凹槽?如何挖?...
PCB板 PCB设计
关于oad
我用的ZStack-CC2530-2.5.1a ,Over Air Download For CC2530.pdf里面的 Define Proprietary Preamble Fields.这里我看不懂是要做什么,就没在工程里改动,其他的我都按照文档说的去做了,结果 ......
465882932 无线连接
怎么评价一个载波恢复系统
一般工程上会用哪些指标去衡量一个载波恢复系统呢 主要包括一个pll 和 dco...
cscl FPGA/CPLD
i/o接口问题
I/O接口与I/O控制器的区别? 通常说的串口编程,与串口设备的驱动有什么不同。 为什么通常都说对串口编程,而不是对具体的串口设备编程?(因为串口通用的原因吗?)...
scorpio 嵌入式系统
《阿凡达》:完美的前戏,差一点的高潮
《阿凡达》首先是战争与和平版的下乡青年扎根边疆地区,带领地方人民打退外来侵略者的故事,其次,它是励志版的残疾男人通过自身的努力,实现身残志不残的人生价值的故事,最后,这是爱情版的关 ......
KG5 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 531  2840  1888  1268  2902  12  57  17  24  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved