电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V255LA15TFGI8

产品描述FIFO IDT
产品类别存储    存储   
文件大小198KB,共27页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V255LA15TFGI8在线购买

供应商 器件名称 价格 最低购买 库存  
72V255LA15TFGI8 - - 点击查看 点击购买

72V255LA15TFGI8概述

FIFO IDT

72V255LA15TFGI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明LFQFP,
针数64
制造商包装代码PPG64
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys DescriptionTQFP 10MM X10MM X 1.4MM
最长访问时间10 ns
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度147456 bit
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织8KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
8,192 x 18
16,384 x 18
FEATURES:
IDT72V255LA
IDT72V265LA
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
Choose among the following memory organizations:
IDT72V255LA
8,192 x 18
IDT72V265LA
16,384 x 18
Pin-compatible with the IDT72V275/72V285 and IDT72V295/
72V2105 SuperSync FIFOs
Functionally compatible with the 5 Volt IDT72255/72265 family
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
5V input tolerant
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and
writing simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
The IDT72V255LA/72V265LA are functionally compatible versions of the
IDT72255/72265 designed to run off a 3.3V supply for very low power
consumption. The IDT72V255LA/72V265LA are exceptionally deep, high
speed, CMOS First-In-First-Out (FIFO) memories with clocked read and
write controls. These FIFOs offer numerous improvements over previous
SuperSync FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs, RCLK
or WCLK, is running at the higher frequency.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
8,192 x 18
16,384 x 18
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4672 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc and the SuperSyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JANUARY 2018
DSC-4672/5
MDK+JLINK+LPC1227 不能下载
本人遇到一个问题,使用CK100+TKS能调试程序,使用ISP 能下载程序,使用MDK+JLINK不能下载也不能调试,使用J-FLASH ARM 是可以正常下载程序的!但是和MDK一起用就不行。 有谁使用过MDK+JLINK+L ......
0nline 单片机
UCOS_II+ATMEGA16
目前初步的在atmega16移植了下ucos_ii,建立了几个小任务,能跑起来,试了试核服务,都能成功。刚刚建立了一个qq群,想和前辈们多多交流下学习的心得,欢迎朋友们的加入,添点人气!!!!!153 ......
sjz_yitang Microchip MCU
大家呀,来给我投个票呀,支持下我呀!我来拉票啦!
点开链接到论坛的页面呀,RIGOL投票哟,哈哈。进去给我投张票!加油啦!https://bbs.eeworld.com.cn/huodong/RIGOL20150527/ 目标,见图片呦!{:1_138:} ...
xueyongchao8805 聊聊、笑笑、闹闹
我来谈谈定时器
我接下来要说的是我在做项目过程中在使用定时器时所遇到的问题进行总结,也想晒出来跟大家一起交流与分享!有说的不对的地方也请大家指教与谅解。 其实定时器有很多,跟不同微处理器所携带的 ......
chenky 嵌入式系统
如何实现电压不足时,led闪烁
用51单片机,如何实现当电压不足时,led闪烁...
exiao 单片机
CPLD 的延迟
EPM 7128SLC84-10, 我希望用这款芯片产生纳秒级的秒冲,采用的竞争冒险。主要用到的逻辑单元器件是 非门 ,可实验结果表明,无论我编写程序里加多少个非门,,波形从输入端到输出端的 波形延 ......
临空飞云贵 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 227  2349  2735  398  1162  5  48  56  8  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved