电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si5340D-Bxxxxx-GM

产品描述Clock Generators & Support Products Factory pre-programmed: Clock Generator: 4-outputs up to 350 MHz; Integer only synthesis
产品类别半导体    模拟混合信号IC   
文件大小5MB,共53页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

Si5340D-Bxxxxx-GM在线购买

供应商 器件名称 价格 最低购买 库存  
Si5340D-Bxxxxx-GM - - 点击查看 点击购买

Si5340D-Bxxxxx-GM概述

Clock Generators & Support Products Factory pre-programmed: Clock Generator: 4-outputs up to 350 MHz; Integer only synthesis

Si5340D-Bxxxxx-GM规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Clock Generators & Support Products

文档预览

下载PDF文档
Si5341/40 Rev D Data Sheet
Low-Jitter, 10 or 4-Output, Any-Frequency, Any-Output Clock
Generator
The any-frequency, any-output Si5341/40 clock generators combine a wide-band PLL
with proprietary MultiSynth
fractional synthesizer technology to offer a versatile and
high performance clock generator platform. This highly flexible architecture is capable
of synthesizing a wide range of integer and non-integer related frequencies up to 1
GHz on 10 differential clock outputs while delivering sub-100 fs rms phase jitter per-
formance with 0 ppm error. Each of the clock outputs can be assigned its own format
and output voltage enabling the Si5341/40 to replace multiple clock ICs and oscillators
with a single device making it a true "clock tree on a chip."
The Si5341/40 can be quickly and easily configured using ClockBuilderPro software.
Custom part numbers are automatically assigned using a
ClockBuilder Pro
for fast,
free, and easy factory pre-programming or the Si5341/40 can be programmed via I2C
and SPI serial interfaces.
KEY FEATURES
• Generates any combination of output
frequencies from any input frequency
• Ultra-low jitter of 90 fs rms
• Input frequency range:
• External crystal: 25 to 54 MHz
• Differential clock: 10 to 750 MHz
• LVCMOS clock: 10 to 250 MHz
• Output frequency range:
• Differential: 100 Hz to 1028 MHz
• LVCMOS: 100 Hz to 250 MHz
• Highly configurable outputs compatible with
LVDS, LVPECL, LVCMOS, CML, and HCSL
with programmable signal amplitude
• Si5341: 4 input, 10 output, 64-QFN 9x9 mm
• Si5340: 4 input, 4 output, 44-QFN 7x7 mm
Applications:
• Clock tree generation replacing XOs, buffers, signal format translators
• Any-frequency clock translation
• Clocking for FPGAs, processors, memory
• Ethernet switches/routers
• OTN framers/mappers/processors
• Test equipment and instrumentation
• Broadcast video
25-54 MHz XTAL
XA
4 Input
Clocks
IN0
IN1
IN2
OSC
÷INT
÷INT
÷INT
PLL
XB
MultiSynth
MultiSynth
MultiSynth
MultiSynth
MultiSynth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
Zero Delay
OUT0
OUT1
Si5340
Up to 10
Output Clocks
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5341
OUT8
OUT9
FB_IN
Status Flags
I2C / SPI
÷INT
Status Monitor
Control
NVM
÷INT
÷INT
÷INT
÷INT
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 1.0
有用过XFS5051CE语音模块IIC控制方式的吗?
XFS5051语音模块IIC控制的程序有人写过没有? ...
30419089 51单片机
即使你拥有再高级的软件,手工布线仍是必须的,不可或缺的
这是我05年出的书上摘录 150741507515076...
xu__changhua PCB设计
求解,专家控制pid调节,绝对值的数值怎么确定?
请问一下,在专家控制pid调节中,代码中的绝对值是怎么确定的,对于不同的传函有什么规律吗? ...
phxx 传感器
TI C2000系列微控制器程序的堆栈使用
实时控制器往往拥有十分有限的存储器资源特别是片内的随机存储器(RAM)资源。能否合理、高效的运用这些资源不仅关乎到整个嵌入式系统的实现成本与性能,更涉及到系统在运行时是否会出现致命且 ......
Jacktang 微控制器 MCU
传统模式下电容测试员的苦恼——第二弹
此内容由EEWORLD论坛网友赵君2019原创,如需转载或用于商业用途需征得作者同意并注明出处 自从经历了传统测试模式之后,我心中的疑问愈发地强烈,于是有天我在下班后顶着满头的疑问和 ......
赵君2019 聊聊、笑笑、闹闹
【GD32E231_DIY】-05:HMI程序构架
本帖最后由 sf116 于 2019-5-21 21:14 编辑 本系统采用广州大彩串口屏,在官方程序构架基础上稍作修改。 414610414571 以下是官方提供构架: 414573 414569414570414574 ...
sf116 GD32 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 504  2252  2745  2078  12  56  46  2  32  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved