电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

7006S35G

产品描述SRAM 6Kx8, 128K, 5V DUAL- PORT RAM
产品类别存储    存储   
文件大小335KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

7006S35G在线购买

供应商 器件名称 价格 最低购买 库存  
7006S35G - - 点击查看 点击购买

7006S35G概述

SRAM 6Kx8, 128K, 5V DUAL- PORT RAM

7006S35G规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PGA
包装说明SPGA, PGA68,11X11
针数68
制造商包装代码GU68
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys DescriptionCGA CAV UP
最长访问时间35 ns
其他特性INTERRUPT FLAG; SEMAPHORE; AUTOMATIC POWER-DOWN
I/O 类型COMMON
JESD-30 代码S-CPGA-P68
JESD-609代码e0
长度29.464 mm
内存密度131072 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度8
湿度敏感等级1
功能数量1
端口数量2
端子数量68
字数16384 words
字数代码16000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX8
输出特性3-STATE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码SPGA
封装等效代码PGA68,11X11
封装形状SQUARE
封装形式GRID ARRAY, SHRINK PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度5.207 mm
最大待机电流0.015 A
最小待机电流4.5 V
最大压摆率0.34 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式PIN/PEG
端子节距1.27 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度29.464 mm

文档预览

下载PDF文档
HIGH-SPEED
16K x 8 DUAL-PORT
STATIC RAM
Features
IDT7006S/L
Functional Block Diagram
OE
L
CE
L
R/W
L
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Military: 20/25/35/55/70ns (max.)
– Industrial: 55ns (max.)
– Commercial: 15/17/20/25/35/55ns (max.)
Low-power operation
– IDT7006S
Active: 750mW (typ.)
Standby: 5mW (typ.)
– IDT7006L
Active: 700mW (typ.)
Standby: 1mW (typ.)
IDT7006 easily expands data bus width to 16 bits or more
using the Master/Slave select when cascading more than
one device
M/S = H for
BUSY
output flag on Master,
M/S = L for
BUSY
input on Slave
Busy and Interrupt Flags
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
Devices are capable of withstanding greater than 2001V
electrostatic discharge
Battery backup operation—2V data retention
TTL-compatible, single 5V (±10%) power supply
Available in 68-pin PGA, quad flatpack, PLCC, and a 64-pin
TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
OE
R
CE
R
R/W
R
I/O
0L
- I/O
7L
I/O
Control
BUSY
L
A
13L
A
0L
(1,2)
I/O
0R
-I/O
7R
I/O
Control
BUSY
R
(1,2)
Address
Decoder
14
MEMORY
ARRAY
14
Address
Decoder
A
13R
A
0R
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
L
(2)
INT
L
NOTES:
1. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
2.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull.
M/S
SEM
R
(2)
INT
R
2739 drw 01
AUGUST 2014
1
DSC- 2739/17
©2014 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2728  206  2572  896  1230  2  34  7  19  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved