电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N287-002NLGI

产品描述PLL/Frequency Synthesis Circuit, PQCC56
产品类别模拟混合信号IC    信号电路   
文件大小1MB,共75页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

8T49N287-002NLGI在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N287-002NLGI - - 点击查看 点击购买

8T49N287-002NLGI概述

PLL/Frequency Synthesis Circuit, PQCC56

8T49N287-002NLGI规格参数

参数名称属性值
是否Rohs认证符合
Objectid114687977
Reach Compliance Codecompliant
ECCN代码EAR99
YTEOL0
JESD-30 代码S-PQCC-N56
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码QCCN
封装等效代码LCC56,.31SQ,20
封装形状SQUARE
封装形式CHIP CARRIER
认证状态Not Qualified
最大供电电流 (Isup)735 mA
表面贴装YES
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD

文档预览

下载PDF文档
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N287
Datasheet
Description
The 8T49N287 has two independent, fractional-feedback PLLs that
can be used as jitter attenuators and frequency translators. It is
equipped with six integer and two fractional output dividers, allowing
the generation of up to 8 different output frequencies, ranging from
8kHz to 1GHz. Four of these frequencies are completely independent
of each other and the inputs. The other four are related frequencies.
The eight outputs may select among LVPECL, LVDS, HCSL, or
LVCMOS output levels.
This makes it ideal to be used in any frequency translation
application, including 1G, 10G, 40G and 100G Synchronous Ethernet,
OTN, and SONET/SDH, including ITU-T G.709 (2009) FEC rates.
The device may also behave as a frequency synthesizer.
The 8T49N287 accepts up to two differential or single-ended input
clocks and a crystal input. Each of the two internal PLLs can lock to
different input clocks which may be of independent frequencies. Each
PLL can use the other input for redundant backup of the primary
clock, but in this case, both input clocks must be related in frequency.
The device supports hitless reference switching between input clocks.
The device monitors all input clocks for Loss of Signal (LOS), and
generates an alarm when an input clock failure is detected. Automatic
and manual hitless reference switching options are supported. LOS
behavior can be set to support gapped or un-gapped clocks.
The 8T49N287 supports holdover for each PLL. The holdover has an
initial accuracy of ±50ppB from the point where the loss of all
applicable input reference(s) has been detected. It maintains a
historical average operating point for each PLL that may be returned
to in holdover at a limited phase slope.
The device places no constraints on input to output frequency conver-
sion, supporting all FEC rates, including the new revision of ITU-T Rec-
ommendation G.709 (2009), most with 0ppm conversion error.
Each PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS Typical jitter (including spurs), 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts up to two LVPECL, LVDS, LVHSTL, HCSL, or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL / LVDS / HCSL or 16 LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover and Loss-of-Signal status outputs
Open-drain Interrupt pin
Nine programmable loop bandwidth settings for each PLL from
1.4Hz to 360Hz
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free (RoHS 6)
Typical Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
SyncE (G.8262) applications
Wireless base station baseband
Data communications
100G Ethernet
©2018 Integrated Device Technology, Inc.
1
January 31, 2018
求助!!!MSP430F5438a的ADC12模块采集不到外部的电压
想用MSP430F5438a的ADC12模块采集不到的电压,并转换成电流发送到电脑上,AD代码如下 void adc12_config(void) { //只有在ADC12ENC复位情况下才可以操作 ADC12C ......
谁是谁的谁 微控制器 MCU
helper2416开发板GDB远程调试的总结技巧
1 .生成可调试程序比如一个源文件:main.cpp交叉编译生成test 加-g生成调试信息.arm-linux-gcc main.cpp -g -o test千万不要strip,否则调试信息就不存在了. 2. gdbserver调试假设板子IP为192.16 ......
陌路绝途 嵌入式系统
TM320DM8168电源管理中动态核电的软件部分实现
本人大四了,现在在准备做毕设,课题如上标题。自己有看过老师给的一些文档,了解了些AVS,DVS之类的技术,linux内核驱动里面的电源管理的代码也看了些,但是一直都没有任何进度,怎么实现这个课 ......
huoooo DSP 与 ARM 处理器
DSP芯片的基本结构和特征
本章首先介绍了DSP芯片的基本结构,比较详细地介绍了TI公司的系列DSP芯片的基本特征,并简要介绍了AD等公司的DSP芯片。了解DSP芯片的结构和特征是采用DSP芯片设计DSP系统的基础。需要特别指出的 ......
DSP16 DSP 与 ARM 处理器
求BDA 框架驱动!!
求BDA框架的实例代码,我下的XP的DDK里面没有这些代码!! 请大家帮助给一下!!...
09930051302 嵌入式系统
毫米波雷达+智慧养老=?
人总有老的时候,在这个快餐时代,年轻人在外工作打拼,年老的在家是否安全,遇到摔倒,病发等危险该怎么办成了一个问题。从新闻上也常常会看到这种事情。 有钱人可以选择请护工,但是中国人口 ......
okhxyyo 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 580  2804  297  1914  978  7  1  38  55  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved