电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V231L10J

产品描述FIFO 3.3V FIFO
产品类别存储    存储   
文件大小108KB,共14页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72V231L10J在线购买

供应商 器件名称 价格 最低购买 库存  
72V231L10J - - 点击查看 点击购买

72V231L10J概述

FIFO 3.3V FIFO

72V231L10J规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PLCC
包装说明PLASTIC, LCC-32
针数32
制造商包装代码PL32
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间6.5 ns
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e0
长度13.9954 mm
内存密度18432 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
座面最大高度3.55 mm
最大待机电流0.005 A
最大压摆率0.02 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度11.4554 mm

文档预览

下载PDF文档
FEATURES:
3.3 VOLT CMOS SyncFIFO™
IDT72V201, IDT72V211
256 x 9, 512 x 9,
IDT72V221, IDT72V231
1,024 x 9, 2,048 x 9,
IDT72V241, IDT72V251
4,096 x 9 and 8,192 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2018
DSC-4092/7
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
wince 5.0功耗问题
请问各位的系统正常工作时候的电流大概都多大?简要说下自己的硬件配置及降低功耗的办法~!空闲模式,挂起模式下的电流分别是多少?...
holiday 嵌入式系统
短信猫数据发送的问题
发送数据时,如果猫是刚刚加电,第一次的发送总是不成功,第二次就可以了,想知道原因和解决办法。谢谢...
肯清 嵌入式系统
基于ALTERA FPGA的低延迟QDR2 RAM控制器解决方案
QDR2 RAM是一种特殊结构的SRAM,它的读写端口是分开的,有两套读写数据总线。地址是读写共享的,对BURST长度为2的QDR2 RAM来说,读地址在时钟CK的上跳沿锁存,写地址在时钟CK的下跳沿锁存。它的 ......
dai189 ARM技术
关于串口通信中的数据结构传递!
考虑一个问题呵!就是说我想从MSP430里面传送一个Struct数据到PC或别的芯片,这个方式应该怎么组织呢!因为MSP430 是一个字节一个字的传的,一般来说是先分一个临时的数组,然后往数组里填数据 ......
wuyanyanke 微控制器 MCU
电脑开不机-静电惹的祸
台式电脑正在使用中,突然自动关机,其后再也打不开,我以为是CPU,内存什么的原因,便打开机箱,一一检查,没有问题,我不解,拿着我的主机到售后那,检查人员打开机箱,对CMOS放电三次,电脑 ......
fish001 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 764  138  827  596  1915  59  31  58  1  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved