电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74VHCT540AFT(BE)

产品描述Buffers & Line Drivers CMOS Logic IC Series
产品类别半导体    逻辑   
文件大小196KB,共9页
制造商Toshiba(东芝)
官网地址http://toshiba-semicon-storage.com/
标准
下载文档 详细参数 全文预览

74VHCT540AFT(BE)概述

Buffers & Line Drivers CMOS Logic IC Series

74VHCT540AFT(BE)规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Toshiba(东芝)
产品种类
Product Category
Buffers & Line Drivers
RoHSDetails
Number of Input Lines8 Input
Number of Output Lines8 Output
PolarityInverting
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TSSOP-20
系列
Packaging
Cut Tape
系列
Packaging
MouseReel
系列
Packaging
Reel
输出类型
Output Type
3-State
Logic FamilyVHCT
Logic TypeCMOS
Number of Channels8 Channel
High Level Output Current- 8 mA
Low Level Output Current8 mA
工作电源电流
Operating Supply Current
80 uA
Pd-功率耗散
Pd - Power Dissipation
180 mW
传播延迟时间
Propagation Delay Time
5.9 ns at 5 V
工厂包装数量
Factory Pack Quantity
2500
单位重量
Unit Weight
0.006737 oz

文档预览

下载PDF文档
74VHCT540AFT,74VHCT541AFT
CMOS Digital Integrated Circuits Silicon Monolithic
74VHCT540AFT,74VHCT541AFT
1. Functional Description
• Octal Bus Buffer
74VHCT540AFT: INVERTED, 3-STATE OUTPUTS
74VHCT541AFT: NON-INVERTED, 3-STATE OUTPUTS
2. General
The 74VHCT540AFT and 74VHCT541AFT are advanced high speed CMOS OCTAL BUS BUFFERs fabricated
with silicon gate C
2
MOS technology. They achieve the high speed operation similar to equivalent Bipolar Schottky
TTL while maintaining the CMOS low power dissipation.
The 74VHCT540AFT is an inverting type and, the 74VHCT541AFT is a non-inverting type.
When either G1 or G2 are high, the terminal outputs are in the high-impedance state.
The input voltage are compatible with TTL output voltage.
These devices may be used as a level converter for interfacing 3.3 V to 5 V system.
Input protection and output circuit ensure that 0 to 5.5 V can be applied to the input and output (Note) pins
without regard to the supply voltage. These structure prevents device destruction due to mismatched supply and
input/output voltages such as battery back up, hot board insertion, etc.
Note: Output in off-state
3. Features
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
AEC-Q100 (Rev. H) (Note 1)
Wide operating temperature range: T
opr
= -40 to 125
High speed: Propagation delay time = 5.4 ns (typ.) at V
CC
= 5.0 V
Quiescent supply current: I
CC
= 4.0
µA
(max) at T
a
= 25
Compatible with TTL input: V
IL
= 0.8 V (max)
V
IH
= 2.0 V (min)
Power down protection is provided on all inputs and outputs.
Balanced propagation delays: t
PLH
t
PHL
Low noise: V
OLP
= 1.5 V (max)
Pin and function compatible with the 74 series
(ACT/HCT/AHCT etc.) 540/541 type.
Note 1: This device is compliant with the reliability requirements of AEC-Q100. For details, contact your Toshiba sales
representative.
Start of commercial production
©2017 Toshiba Corporation
1
2013-01
2017-02-23
Rev.4.0

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2921  968  802  450  1168  28  37  13  35  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved