电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V016SA20YG8

产品描述SRAM 64Kx16 ASYNCHRONOUS 3.3V STATIC RAM
产品类别存储    存储   
文件大小117KB,共9页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V016SA20YG8在线购买

供应商 器件名称 价格 最低购买 库存  
71V016SA20YG8 - - 点击查看 点击购买

71V016SA20YG8概述

SRAM 64Kx16 ASYNCHRONOUS 3.3V STATIC RAM

71V016SA20YG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOJ
包装说明SOJ, SOJ44,.44
针数44
制造商包装代码PBG44
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Samacsys DescriptionSOIC 400 MIL J-BEND
最长访问时间20 ns
其他特性ALSO OPERATES WITH 3V TO 3.6 V SUPPLY
I/O 类型COMMON
JESD-30 代码R-PDSO-J44
JESD-609代码e3
长度28.575 mm
内存密度1048576 bit
内存集成电路类型STANDARD SRAM
内存宽度16
湿度敏感等级3
功能数量1
端子数量44
字数65536 words
字数代码64000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装等效代码SOJ44,.44
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度3.683 mm
最大待机电流0.01 A
最小待机电流3 V
最大压摆率0.12 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10.16 mm

文档预览

下载PDF文档
3.3V CMOS Static RAM
1 Meg (64K x 16-Bit)
Features
IDT71V016SA
64K x 16 advanced high-speed CMOS Static RAM
Equal access and cycle times
— Commercial: 10/12/15/20ns
— Industrial: 10/12/15/20ns
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
LVTTL-compatible
Low power consumption via chip deselect
Upper and Lower Byte Enable Pins
Single 3.3V power supply
Available in 44-pin Plastic SOJ, 44-pin TSOP, and
48-Ball Plastic FBGA packages
Description
The IDT71V016 is a 1,048,576-bit high-speed Static RAM organized
as 64K x 16. It is fabricated using high-perfomance, high-reliability CMOS
technology. This state-of-the-art technology, combined with innovative
circuit design techniques, provides a cost-effective solution for high-speed
memory needs.
The IDT71V016 has an output enable pin which operates as fast as
5ns, with address access times as fast as 10ns. All bidirectional inputs and
outputs of the IDT71V016 are LVTTL compatible and operation is from a
single 3.3V supply. Fully static asynchronous circuitry is used, requiring
no clocks or refresh for operation.
The IDT71V016 is packaged in a JEDEC standard 44-pin Plastic SOJ,
a 44-pin TSOP Type II, and a 48-ball plastic 7 x 7 mm FBGA.
Functional Block Diagram
Output
Enable
Buffer
OE
A
0
– A
15
Address
Buffers
Row / Column
Decoders
I/O
15
Chip
Enable
Buffer
Sense
Amps
and
Write
Drivers
8
Low
Byte
I/O
Buffer
8
8
High
Byte
I/O
Buffer
8
CS
I/O
8
WE
Write
Enable
Buffer
64K x 16
Memory
Array
16
I/O
7
I/O
0
BHE
Byte
Enable
Buffers
BLE
3834 drw 01
AUGUST 2013
1
©
2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-3834/13

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 584  2012  668  2515  43  12  41  14  51  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved