电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V221L15PFGI

产品描述FIFO 3.3 V FIFO
产品类别存储    存储   
文件大小108KB,共14页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V221L15PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
72V221L15PFGI - - 点击查看 点击购买

72V221L15PFGI概述

FIFO 3.3 V FIFO

72V221L15PFGI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
零件包装代码TQFP
包装说明LQFP, QFP32,.35SQ,32
针数32
制造商包装代码PRG32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度7 mm
内存密度9216 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量32
字数1024 words
字数代码1000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP32,.35SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大压摆率0.02 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm
Base Number Matches1

文档预览

下载PDF文档
FEATURES:
3.3 VOLT CMOS SyncFIFO™
IDT72V201, IDT72V211
256 x 9, 512 x 9,
IDT72V221, IDT72V231
1,024 x 9, 2,048 x 9,
IDT72V241, IDT72V251
4,096 x 9 and 8,192 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2018
DSC-4092/7
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
TMS320F28335学习笔记-SPI模块
什么是SPI接口?SPI接口是高速同步串行输入输出接口。TMS320F28335有几个SPI接口模块?有一个专门的SPI模块, 另外两个McBSP也可以配置为SPI接口。TMS320F28335SPI接口由几组寄存器控制? 12组 ......
cherish 微控制器 MCU
mmWave Demo Visualizer电脑插件
第一次使用mmWave Demo Visualizer的时候安装插件,但是STEP1 INSTALL的链接打不开,求助。 350839 ...
施奈德 模拟与混合信号
USB设备CreateFile总是返回Invalid Handle
{ //3. SetupDiEnumDeviceInte...
liverpool 嵌入式系统
基于SensorTag+智能手机APP的运动记录器
1.利用SensorTag的温度、湿度传感器,将用户所处的位置的温度、湿度等天气情况传给智能手机,结合智能手机的GPS功能共享准确的实时的天气信息,进过数据分析推送给用户穿衣指数、运动建议等,并 ......
Justart 无线连接
Cadence 器件的pcb footprint怎么填?
如图,器件的footprint填了C0603,我想知道,一个电容元件我要在footprint栏中填入它的封装信息,假设它的封装是C0603,问题是我事先并不知道它的封装信息,那我应该在哪个地方找到这个电容的封 ......
ujs PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1040  1049  2274  2809  1955  22  28  20  27  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved