电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V265LA10PF

产品描述FIFO 16K X 18 SUPER SYNC FIFO
产品类别存储    存储   
文件大小198KB,共27页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72V265LA10PF在线购买

供应商 器件名称 价格 最低购买 库存  
72V265LA10PF - - 点击查看 点击购买

72V265LA10PF概述

FIFO 16K X 18 SUPER SYNC FIFO

72V265LA10PF规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明PLASTIC, TQFP-64
针数64
制造商包装代码PN64
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间6.5 ns
其他特性RETRANSMIT
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度14 mm
内存密度294912 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP64,.66SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.015 A
最大压摆率0.05 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
8,192 x 18
16,384 x 18
FEATURES:
IDT72V255LA
IDT72V265LA
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
Choose among the following memory organizations:
IDT72V255LA
8,192 x 18
IDT72V265LA
16,384 x 18
Pin-compatible with the IDT72V275/72V285 and IDT72V295/
72V2105 SuperSync FIFOs
Functionally compatible with the 5 Volt IDT72255/72265 family
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
5V input tolerant
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and
writing simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
The IDT72V255LA/72V265LA are functionally compatible versions of the
IDT72255/72265 designed to run off a 3.3V supply for very low power
consumption. The IDT72V255LA/72V265LA are exceptionally deep, high
speed, CMOS First-In-First-Out (FIFO) memories with clocked read and
write controls. These FIFOs offer numerous improvements over previous
SuperSync FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs, RCLK
or WCLK, is running at the higher frequency.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
8,192 x 18
16,384 x 18
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4672 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc and the SuperSyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JANUARY 2018
DSC-4672/5
MSP430的内部函数
内部函数:编译器提供的一些针对目标CPU的特殊函数,以及经过汇编高度优化的常用函数。 MSP430的ICC430编译器提供的内部函数如: __delay_cycles(long int cycles)靠CPU空操作延迟cycle ......
fish001 微控制器 MCU
如何直接修改bin文件
被客户搞烦了 客户要求在注册表加一个他的标识符,他项目超多,OS都一样,只需要改这个标识符,然后配不同的模具。 不想每次都给他编译内核,想用UEDIT32来直接修改BIN文件,不过搜索不到这 ......
zzwy 嵌入式系统
如何设置单个元件的线宽规则
如图,我想给芯片单独设置细一点的线宽,但是在D - R 里没看到Component的选项 ...
二维码 PCB设计
串口收发同时用DMA功能可否?
如题,不知道有人做过没有,我只看到它只有一个CNDTR,并没有区分收和发的。所有有此疑问!...
arvinchang stm32/stm8
液晶显示模块TC1602A与单片机的接口技术
液晶显示模块TC1602A与单片机的接口技术...
lovedarling 单片机
“全数控、积木式TI方案电源”分工,期待你加入!
“全数控、积木式TI方案电源”的项目,现在需要大量人员参与开发,对每一部分的电路拓扑、元器件选择及定型作一下实验,需要第一手的数据。希望大家多协助,踊跃参加。 现把整个项目分为几个 ......
dontium DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1382  530  2387  1610  2401  28  11  49  33  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved