电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89HPES24T3G2ZBALG

产品描述PCI Interface IC 24-lane, 3-port Gen2 PCIe Switch
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小383KB,共50页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

89HPES24T3G2ZBALG在线购买

供应商 器件名称 价格 最低购买 库存  
89HPES24T3G2ZBALG - - 点击查看 点击购买

89HPES24T3G2ZBALG概述

PCI Interface IC 24-lane, 3-port Gen2 PCIe Switch

89HPES24T3G2ZBALG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码FCBGA
包装说明19 X 19 MM, 1 MM PITCH, GREEN, FCBGA-324
针数324
制造商包装代码ALG324
Reach Compliance Codecompliant
ECCN代码EAR99
其他特性ALSO REQUIRES 3.3V SUPPLY
地址总线宽度
总线兼容性PCI
最大时钟频率125 MHz
外部数据总线宽度
JESD-30 代码S-PBGA-B324
JESD-609代码e1
长度19 mm
湿度敏感等级4
端子数量324
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA324,18X18,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)260
电源1,2.5,3.3 V
认证状态Not Qualified
座面最大高度3.42 mm
最大供电电压1.1 V
最小供电电压0.9 V
标称供电电压1 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度19 mm
uPs/uCs/外围集成电路类型BUS CONTROLLER, PCI

文档预览

下载PDF文档
24-Lane 3-Port
Gen2 PCI Express® Switch
®
89HPES24T3G2
Datasheet
Device Overview
The 89HPES24T3G2 is a member of IDT’s PRECISE™ family of PCI
Express® switching solutions. The PES24T3G2 is a 24-lane, 3-port
Gen2 peripheral chip that performs PCI Express base switching with a
feature set optimized for high performance applications such as servers,
storage, and communications systems. It provides connectivity and
switching functions between a PCI Express upstream port and two
downstream ports and supports switching between downstream ports.
u
Features
u
High Performance PCI Express Switch
– Twenty-four 5 Gbps Gen2 PCI Express lanes supporting
5 Gbps and 2.5 Gbps operation
– Up to three switch ports
– Support for Max Payload Size up to 2048 bytes
– Supports one virtual channel and eight traffic classes
– Fully compliant with PCI Express base specification Revision
2.0
Flexible Architecture with Numerous Configuration Options
– Automatic per port link width negotiation to x8, x4, x2, or x1
– Automatic lane reversal on all ports
– Automatic polarity inversion
– Supports in-band hot-plug presence detect capability
– Supports external signal for hot plug event notification allowing
SCI/SMI generation for legacy operating systems
– Dynamic link width reconfiguration for power/performance
optimization
– Configurable downstream port PCI-to-PCI bridge device
numbering
– Crosslink support
– Supports ARI forwarding defined in the Alternative Routing-ID
Interpretation (ARI) ECN for virtualized and non-virtualized
environments
– Ability to load device configuration from serial EEPROM
u
Legacy Support
– PCI compatible INTx emulation
– Supports bus locked transactions, allowing use of PCI Express
with legacy software
u
Highly Integrated Solution
– Requires no external components
– Incorporates on-chip internal memory for packet buffering and
queueing
– Integrates twenty-four 5 Gbps / 2.5 Gbps embedded SerDes,
8B/10B encoder/decoder (no separate transceivers needed)
u
Reliability, Availability, and Serviceability (RAS) Features
– Ability to disable peer-to-peer communications
– Supports ECRC and Advanced Error Reporting
– All internal data and control RAMs are SECDED ECC
protected
– Supports PCI Express hot-plug on all downstream ports
– Supports upstream port hot-plug
Block Diagram
3-Port Switch Core / 24 Gen2 PCI Express Lanes
Frame Buffer
Route Table
Port
Arbitration
Scheduler
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Transaction Layer
Data Link Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
Multiplexer / Demultiplexer
Phy
Logical
Layer
Phy
Logical
Layer
Phy
Logical
Layer
...
...
...
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
SerDes
Figure 1 Internal Block Diagram
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 50
2012 Integrated Device Technology, Inc.
December 16, 2013
DSC 6930

89HPES24T3G2ZBALG相似产品对比

89HPES24T3G2ZBALG 89HPES24T3G2ZBALG8
描述 PCI Interface IC 24-lane, 3-port Gen2 PCIe Switch PCI Interface IC 24-lane, 3-port Gen2 PCIe Switch
Brand Name Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 FCBGA FCBGA
包装说明 19 X 19 MM, 1 MM PITCH, GREEN, FCBGA-324 FCBGA-324
针数 324 324
制造商包装代码 ALG324 ALG324
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
其他特性 ALSO REQUIRES 3.3V SUPPLY HAVING 125MHZ INPUT REFERENCE CLOCK FREQUENCY.
总线兼容性 PCI SMBUS
JESD-30 代码 S-PBGA-B324 S-PBGA-B324
JESD-609代码 e1 e1
长度 19 mm 19 mm
湿度敏感等级 4 4
端子数量 324 324
最高工作温度 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA
封装形状 SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY
峰值回流温度(摄氏度) 260 260
座面最大高度 3.42 mm 3.42 mm
最大供电电压 1.1 V 1.1 V
最小供电电压 0.9 V 0.9 V
标称供电电压 1 V 1 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu)
端子形式 BALL BALL
端子节距 1 mm 1 mm
端子位置 BOTTOM BOTTOM
处于峰值回流温度下的最长时间 30 NOT SPECIFIED
宽度 19 mm 19 mm
uPs/uCs/外围集成电路类型 BUS CONTROLLER, PCI BUS CONTROLLER, PCI

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 40  381  1867  1366  337  49  38  48  36  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved