电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531SC1021M00DGR

产品描述LVDS Output Clock Oscillator, 1021MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531SC1021M00DGR概述

LVDS Output Clock Oscillator, 1021MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SC1021M00DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率1021 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
月饼花纹形状天线,求解读
月饼花纹样的天线,坛友们玩过没?感觉太傲娇啦,天线你这样好吗:lol 求解读{:1_123:} 214439 一对的 214440 ...
nmg 无线连接
lsm6dso zynq fpga测试工程
本帖最后由 littleshrimp 于 2020-3-31 10:23 编辑 使用EBAZ4205矿板测试 LSM6DSOC-Driver-MEMS的read_data_simple例程 FPGA的PS SPI使用EMIO连接外部引脚 因为zynq SPI CS引脚会在 ......
littleshrimp MEMS传感器
当幸福来敲门
看了cctv6的电影《当幸福来敲门》:lol 跟我的心境一样...
shicong 聊聊、笑笑、闹闹
【以拆会友】+ 拆解一台4通道记录仪
本帖最后由 strong161 于 2017-5-13 20:25 编辑 应饺神要求,拆解一台AD工业的PowerLab4/25 四通道记录仪,设备为四通道16bit 100K记录仪,主要用于医疗记录生理电位信息,可以用于 ......
strong161 以拆会友
急招嵌入式浏览器开发人才
法国公司现招聘嵌入式浏览器开发人才,职位介绍如下,如有意向请与我联系。azure-li@hotmail.com Software Expert – embedded browsing + web programming Job Description: ? Desig ......
fiercewind 嵌入式系统
参与讨论
借用伟人的话来说,不管黑猫白猫,能抓老鼠就是好猫,不管CE也好LINUX也好,你能做稳定就是成功,不稳定就是陀屎。...
satearm 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 110  2403  802  1373  2445  3  49  17  28  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved