电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8160V18CGT-300I

产品描述1M x 18 and 512K x 36 18Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小433KB,共21页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8160V18CGT-300I概述

1M x 18 and 512K x 36 18Mb Sync Burst SRAMs

GS8160V18CGT-300I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8160V18/36CT-333/300/250
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
1M x 18 and 512K x 36
18Mb Sync Burst SRAMs
333 MHz–250 MHz
1.8 V V
DD
1.8 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8160V18/36CT operates on a 1.8 V power supply. All
input are 1.8 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits
and are 1.8 V compatible.
Functional Description
Applications
The GS8160V18/36CT is an 18,874,368-bit (16,777,216-bit
for x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
3.0
375
435
4.5
4.5
280
335
-300
2.5
3.3
335
390
5.0
5.0
230
270
-250
2.5
4.0
280
330
5.5
5.5
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.00 9/2004
1/21
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
期待着你加入DIY示波器V2.0团队
如今,基于Cyclone III的第二版示波器,板子已经陆续打样,但是还需要一个擅长NIOS的朋友加入我们的团队: 这是活动的相关介绍: https://bbs.eeworld.com.cn/thread-97511-1-1.html 要 ......
soso DIY/开源硬件专区
谁有调试好I2C接口的VHDL源程序?
那个兄弟有调试好I2C接口的VHDL源程序,共享一下!...
eeleader FPGA/CPLD
无线模块助力共享单车迅速发展
现在共享单车是越来越普及,市面上常见的基本上都是智能锁的形式了,物联网性质的智能锁在共享单车得到了广泛的应用,它在开锁时通过无线模块向控制单元发出解锁指令,使用起来更加便捷 ......
dwzt 模拟电子
【EasyARM-RT1052测评】+ cJSON移植使用
本帖最后由 ID.LODA 于 2018-12-21 09:19 编辑 现在物联网设备里面JSON串的使用也是比较常见,今天就来分享学习下。 cJSON库可以通过KEIL的pack包里面下载,下载之后我将它放到SDK_ ......
ID.LODA NXP MCU
SD卡驱动问题 懂得大虾请支援下
请问做SD卡驱动中,控制器驱动、总线驱动、客户端驱动 哪部分比较容易做呢?...
wo1301 嵌入式系统
DM642实现meanshift
新手一枚,求助如何将meanshift从opencv移植到DM642中,因为不清楚cvMeanshift函数体的计算方法,也不知道如何在dsp下计算反向投影...
凌子平 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1897  1674  2213  245  2163  39  34  45  5  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved