电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8160V32AT-250

产品描述1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小492KB,共24页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8160V32AT-250概述

1M x 18, 512K x 32, 512K x 36 18Mb Sync Burst SRAMs

GS8160V32AT-250规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度16777216 bi
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX32
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8160V18/32/36AT-350/333/300/250/200/150
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
350 MHz–150 MHz
1.8 V V
DD
1.8 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode pin
low places the RAM in Flow Through mode, causing output
data to bypass the Data Output Register. Holding FT high
places the RAM in Pipeline mode, activating the rising-edge-
triggered Data Output Register.
Functional Description
Applications
The GS8160V18/32/36AT is an 18,874,368-bit (16,777,216-bit
for x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Core and Interface Voltages
The GS8160V18/32/36AT operates on a 1.8 V power supply.
All input are 1.8 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits
and are 1.8 V compatible.
Parameter Synopsis
-350
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
1.8
2.85
395
455
4.5
4.5
270
305
-333
2.0
3.0
370
430
4.7
4.7
250
285
-300
2.2
3.3
335
390
5.0
5.0
230
270
-250
2.3
4.0
280
330
5.5
5.5
210
240
-200
2.7
5.0
230
270
6.5
6.5
185
205
-150
3.3
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Rev: 1.00a 6/2003
1/24
© 2003, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
关于中断挂起的疑问
现在在用atmel的一个arm7的片子做项目。做串口通信的时候,发现串口1的中断在我发送数据后总是被挂起,但是从中断屏蔽寄存器看32个中断源除了串口1的7号中断外都已经被屏蔽了。那么到底是什么更 ......
beck21 嵌入式系统
IPC标准
IPC-TR-470 Thermal Characteristics of Multilayer Interconnection Boards (多层互连板的热特性) 1/74 (orig. pub.) IPC-TR-474 An Overview of Discrete Wiring Techniques ......
fighting 模拟电子
单相短路试验的三相试验变压器供电
熔断器、单极开关等产品的短路试验需要单相电源。在利用三相试验变压器供电时 ,为满足不同试验电压的要求 ,除了三相试验变压器常用的调压方式外 ,还可通过变压器不同输入、输出连接方式及低压绕 ......
frozenviolet 模拟电子
模拟法
本刊自发表张学文《反常设计法》一文后,陆结局睡到一些读者来信,普遍觉得此文虽谈的是陶瓷设计,但对他们所进行的其他设计确有着直接的启迪作用。并询问《现代设计法》一书的出版情况。为此我 ......
fighting 机器人开发
让普通的家用门锁,摇身变成密码锁
一、安装方法:在原先门锁安装的基础上,将此产品安贴在门内锁扳扣附近,然后将此产品的一导线连接到原先锁上,即可。和正常门没什么区别,不需,外挂一个密码盘。 二、控制过程:当你到家时, ......
joe88 嵌入式系统
万能贴片板,有兴趣的可以去看看
救火车工作室万能贴片转接板,免费派送了,数量有限,预抢从速啦. http://item.taobao.com/auction/item_detail.jhtml?item_id=31671fded8907baec6eb24e3f39c3875&x_id=0db2 17196 17195...
救火车 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1643  384  2298  1364  2705  34  8  47  28  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved