电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161E36BGD-250V

产品描述1M x 18, 512K x 36, 512K x 36 18Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小768KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8161E36BGD-250V概述

1M x 18, 512K x 36, 512K x 36 18Mb Sync Burst SRAMs

GS8161E36BGD-250V规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 2.5V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度18874368 bi
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
Preliminary
GS8161ExxB(T/D)-xxxV
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165 BGA packages
• RoHS-compliant 100-lead TQFP and 165 BGA packages
available
1M x 18, 512K x 36, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode pin (Pin 14). Holding the FT mode pin low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipeline mode, activating the rising-edge-triggered Data
Output Register.
DCD Pipelined Reads
The
GS8161ExxB(T/D)-xxxV
is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The
GS8161ExxB(T/D)-xxxV
operates on a 1.8 V or 2.5 V power
supply. All inputs are 1.8 V or 2.5 V compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 1..8 V or 2.5 V compatible.
-250
-200
3.0
5.0
230
270
6.5
6.5
185
205
Functional Description
Applications
The
GS8161ExxB(T/D)-xxxV
is a 18,874,368-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications, ranging
from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
Parameter Synopsis
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
3.0
4.0
280
330
5.5
5.5
210
240
Flow Through
2-1-1-1
Rev: 1.01a 6/2006
1/35
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【M4开发板Hanker试用狂-Shower.Xu】4、借花献佛-触摸屏驱动的实现
这两天抽空拜读了触摸屏的例程,学习了它的工作原理和驱动方法,和大家分享一下。触摸屏和鼠标这类相对坐标系统不一样,属于绝对坐标系统输入设备,所以它要求一个相对固定的数据作为位置的定位 ......
shower.xu 微控制器 MCU
器件基础——电容自谐振频率对选型的影响
本帖最后由 普拉卡图 于 2022-6-22 15:35 编辑 “可能有人会觉得,在频率比谐振频率高一点的时候,电容都成感性了,都不是电容了,所以不能让噪 声的频率大于电容的谐振频率。其实这是 ......
普拉卡图 模拟电子
请教流接口驱动的问题
在wince5中,流接口驱动中,几个接口函数的参数如何确定? 我看过几个流接口驱动代码,同功能接口函数参数并不一定一样, 那这些接口函数的参数该如何确定? ...
vinsonsu 嵌入式系统
[BB方案]第一辑——Linux环境
——Linux就是个火坑,BBB也是。所以楼主现在就是在火坑里跳得很起劲。 ——楼主 ——这篇文章就是来彰显楼主的无 ......
sjtitr DSP 与 ARM 处理器
DSP与STM32区别
DSP和普通51 AVR还有STM32的区别 DSP是为运算而生的芯片,他最强大的地方就在与它的数**算性能,那是由它的指令集支持的。那些拿DSP和STM32比较的,省省吧,如果你两者都熟悉你就知道根本 ......
Jacktang DSP 与 ARM 处理器
周末无聊,用手机点亮了STM32板子的灯
一直想做个用手机APP远程控制灯的东西,可是不会编程搞手机APP,单片机也不怎么会。直到遇见你-STM32CubeMX & 机智云。让小白也能傻瓜式的搞开发了,点点图标,代码就自动生成好了,彻底解放底 ......
dql2016 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 268  507  1538  658  2658  6  11  31  14  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved