电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161Z32BD-150I

产品描述512K X 36 ZBT SRAM, 6.5 ns, PBGA165
产品类别存储    存储   
文件大小608KB,共37页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161Z32BD-150I概述

512K X 36 ZBT SRAM, 6.5 ns, PBGA165

512K × 36 ZBT 静态随机存储器, 6.5 ns, PBGA165

GS8161Z32BD-150I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明13 X 15 MM, 1 MM PITCH, FBGA-165
针数165
Reach Compliance Code_compli
ECCN代码3A991.B.2.B
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度16777216 bi
内存集成电路类型ZBT SRAM
内存宽度32
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
Preliminary
GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
Commercial Temp
Industrial Temp
Features
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
• Pb-Free 100-lead TQFP package available
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in JEDEC-standard 100-pin TQFP
and 165-bump FP-BGA packages.
Functional Description
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
(x18/x36)
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
4.0
280
330
5.5
5.5
210
240
-200
3.0
5.0
230
270
6.5
6.5
185
205
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.00 9/2004
1/37
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
最近学习到一定程度了,想跳槽,想看看大家的意见
我现在在广东一家做自动检测设备的公司工作,做的是基于X86的微机测控平台的硬件开发,做了8个月,感觉已经把这个领域的技术学习得差不多了(系统集成的工作的技术含量不是很高,比较容易学的) ......
jerk 嵌入式系统
stm32的I2C库的I2C_CheckEvent函数的问题
这是库函数: ErrorStatus I2C_CheckEvent(I2C_TypeDef* I2Cx, uint32_t I2C_EVENT) { uint32_t lastevent = 0; uint32_t flag1 = 0, flag2 = 0; ErrorStatus status = ERROR; a ......
yangrui7202 stm32/stm8
关注多模多频市场格局
这年头,单模,单频的LTE芯片厂商都将成为浮云。明显的,未来多模,多频才是主流趋势。主流手机厂商希望他们的手机可以销往全球,LTE芯片必须兼容FDD/TDD/WCDMA/EVDO/TD-SCDMA,同时要支持十几 ......
feaeaw 无线连接
英飞凌开发出全球第一款支持LTE的RF收发器
英飞凌科技股份公司近日宣布公司已经交付了第10亿颗射频收发器。根据市场研究公司Strategy Analytics报告,2006年英飞凌共交付超过2.3亿颗手机收发器,在这个总容量超过10亿颗的市场上拥有领先 ......
无线连接
求Peripheral Driver Library的中文翻译
:)最近在用LM3S8962的板子,然后在看TI提供的Peripheral Driver Library里的库函数,看不大懂,有没有谁有翻译稿,发出了造福一下大家,呵呵 ...
jensenhero 微控制器 MCU
ioctl()函数的网络接口请求的问题
我买了一本《Linux网络编程》,看到第12章,12.6节ioctl()函数。 第4部分12.6.4ioctl()函数的网络接口请求。 书中举了个例子,对网络接口的获取和配置。 程序分四部分进行网络接口请求命令的 ......
chenbingjy Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2503  1032  1010  2879  791  51  21  58  16  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved