电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74FCT388915TEPYG

产品描述Clock Drivers & Distribution LVCMOS Zero Delay Buffer
产品类别逻辑    逻辑   
文件大小346KB,共12页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

74FCT388915TEPYG在线购买

供应商 器件名称 价格 最低购买 库存  
74FCT388915TEPYG - - 点击查看 点击购买

74FCT388915TEPYG概述

Clock Drivers & Distribution LVCMOS Zero Delay Buffer

74FCT388915TEPYG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
零件包装代码SSOP
包装说明SSOP, SSOP28,.3
针数28
制造商包装代码PYG28
Reach Compliance Codecompliant
ECCN代码EAR99
其他特性OUTPUT FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F; MAX PART TO PART SKEW = 1NS
系列FCT
输入调节SCHMITT TRIGGER MUX
JESD-30 代码R-PDSO-G28
JESD-609代码e3
长度10.2 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
最大I(ol)0.032 A
湿度敏感等级1
功能数量1
反相输出次数1
端子数量28
实输出次数7
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP28,.3
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)260
电源3.3 V
传播延迟(tpd)1.3 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.8 ns
座面最大高度1.99 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度5.3 mm
最小 fmax150 MHz
Base Number Matches1

文档预览

下载PDF文档
IDT74FCT388915T
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (3-STATE)
COMMERCIAL TEMPERATURE RANGE
3.3V LOW SKEW PLL-BASED
CMOS CLOCK DRIVER
(WITH 3-STATE)
PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES SEPTEMBER 7, 2016
IDT74FCT388915T
70/100/133/150
FEATURES:
• 0.5 MICRON CMOS Technology
• Input frequency range: 10MHz – f2Q Max. spec
(FREQ_SEL = HIGH)
• Max. output frequency: 150MHz
• Pin and function compatible with FCT88915T, MC88915T
• 5 non-inverting outputs, one inverting output, one 2x output, one
÷2 output; all outputs are TTL-compatible
• 3-State outputs
• Duty cycle distortion < 500ps (max.)
• 32/–16mA drive at CMOS output voltage levels
• V
CC
= 3.3V ± 0.3V
• Inputs can be driven by 3.3V or 5V components
• Available in 28 pin PLCC and SSOP packages
NOT RECOMMENDED FOR NEW DESIGNS
For functional replacement use 8T49N286A
DESCRIPTION:
The FCT388915T uses phase-lock loop technology to lock the fre-
quency and phase of outputs to the input reference clock. It provides low
skew clock distribution for high performance PCs and workstations. One
of the outputs is fed back to the PLL at the FEEDBACK input resulting
in essentially zero delay across the device. The PLL consists of the
phase/frequency detector, charge pump, loop
lter and VCO. The VCO
is designed for a 2Q operating frequency range of 40MHz to f2Q Max.
The FCT388915T provides 8 outputs, the
Q5
output is inverted from
the Q outputs. The 2Q runs at twice the Q frequency and Q/2 runs at
half the Q frequency.
The FREQ_SEL control provides an additional ÷ 2 option in the
output path. PLL _EN allows bypassing of the PLL, which is useful in
static test modes. When PLL_EN is low, SYNC input may be used as
a test clock. In this test mode, the input frequency is not limited to the
specified range and the polarity of outputs is complementary to that in
normal operation (PLL_EN = 1). The LOCK output attains logic HIGH
when the PLL is in steady-state phase and frequency lock. When OE/
RST
is low, all the outputs are put in high impedance state and registers
at Q,
Q
and Q/2 outputs are reset.
The FCT388915T requires one external loop
lter component as
recommended in Figure 3.
FUNCTIONAL BLOCK DIAGRAM
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
MARCH 2016
DSC-4243/7
© 2016 Integrated Device Technology, Inc.

74FCT388915TEPYG相似产品对比

74FCT388915TEPYG 74FCT388915TEJG8 74FCT388915TEJG 74FCT388915TCPYG
描述 Clock Drivers & Distribution LVCMOS Zero Delay Buffer Clock Drivers & Distribution 3.3V LOW SKEW PLL CLK DRV Clock Drivers & Distribution 3.3V LOW SKEW PLL CLK DRV Clock Drivers & Distribution LVCMOS Zero Delay Buffer
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合
零件包装代码 SSOP PLCC PLCC SSOP
包装说明 SSOP, SSOP28,.3 QCCJ, LDCC28,.5SQ QCCJ, LDCC28,.5SQ SSOP, SSOP28,.3
针数 28 28 28 28
制造商包装代码 PYG28 PLG28 PLG28 PYG28
Reach Compliance Code compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
其他特性 OUTPUT FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F; MAX PART TO PART SKEW = 1NS OUTPUT FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F; MAX PART TO PART SKEW = 1NS OUTPUT FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F; MAX PART TO PART SKEW = 1NS OUTPUT FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F; MAX PART TO PART SKEW = 1NS
系列 FCT FCT FCT FCT
输入调节 SCHMITT TRIGGER MUX SCHMITT TRIGGER MUX SCHMITT TRIGGER MUX SCHMITT TRIGGER MUX
JESD-30 代码 R-PDSO-G28 S-PQCC-J28 S-PQCC-J28 R-PDSO-G28
JESD-609代码 e3 e3 e3 e3
长度 10.2 mm 11.5062 mm 11.5062 mm 10.2 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
最大I(ol) 0.032 A 0.032 A 0.032 A 0.032 A
湿度敏感等级 1 1 1 1
功能数量 1 1 1 1
反相输出次数 1 1 1 1
端子数量 28 28 28 28
实输出次数 7 7 7 7
最高工作温度 70 °C 70 °C 70 °C 70 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SSOP QCCJ QCCJ SSOP
封装等效代码 SSOP28,.3 LDCC28,.5SQ LDCC28,.5SQ SSOP28,.3
封装形状 RECTANGULAR SQUARE SQUARE RECTANGULAR
封装形式 SMALL OUTLINE, SHRINK PITCH CHIP CARRIER CHIP CARRIER SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260 260 260
电源 3.3 V 3.3 V 3.3 V 3.3 V
传播延迟(tpd) 1.3 ns 1.3 ns 1.3 ns 1.3 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.8 ns 0.8 ns 0.8 ns 0.8 ns
座面最大高度 1.99 mm 4.572 mm 4.572 mm 1.99 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 GULL WING J BEND J BEND GULL WING
端子节距 0.65 mm 1.27 mm 1.27 mm 0.65 mm
端子位置 DUAL QUAD QUAD DUAL
处于峰值回流温度下的最长时间 30 NOT SPECIFIED NOT SPECIFIED 30
宽度 5.3 mm 11.5062 mm 11.5062 mm 5.3 mm
最小 fmax 150 MHz 150 MHz 150 MHz 100 MHz
Base Number Matches 1 1 1 1
请问哪里有买usb到并口的转接线,要支持epp和ecp
我买了根力特的发现只能用于打印机...最近买了笔记本,可惜没有并口 .我原来的那个并口的xds510就不能用了...请问大家有没有买过这样的转接线啊?谢谢!...
bjxjsh 模拟与混合信号
赚分,让我沉吧~~~
0...
barium2000 嵌入式系统
电子工程师笔试面试集锦
企业面试电子类面试题 企业面试电子类面试题 企业面试电子类面试题 企业面试电子类面试题 电子类笔试技巧及相关基础问题 EE类笔试题 ...
zhangang 求职招聘
电子信息业20年十大变化
从1986年到2005年的20年,是中国电子信息企业创业发展的20年,而20张排行榜浓缩了我国电子信息百强企业的发展历程与变化。 名称变化工厂变公司和集团 20世纪90年代中期以前的企业,都称为“某某厂 ......
rain 单片机
学生电子设计TI杯竞赛试题 陕西赛区讨论群 欢迎加入
同学们,在这里欢迎你进来,我们来讨论一下竞赛的问题,希望它给你的比赛带来帮助 2012年15省赛区大学生电子设计TI杯竞赛试题 参赛注意事项 ......
Widic 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1290  29  1343  763  1183  41  13  14  35  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved