电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H24NT6AG2ZAHLI8

产品描述PCI Interface IC
产品类别半导体    模拟混合信号IC   
文件大小305KB,共34页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

89H24NT6AG2ZAHLI8在线购买

供应商 器件名称 价格 最低购买 库存  
89H24NT6AG2ZAHLI8 - - 点击查看 点击购买

89H24NT6AG2ZAHLI8概述

PCI Interface IC

89H24NT6AG2ZAHLI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
PCI Interface IC
RoHSN
类型
Type
Switch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes24 Lane
Number of Ports6 Port
工作电源电压
Operating Supply Voltage
1 V, 2.5 V, 3.3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FCBGA-484
系列
Packaging
Cut Tape
系列
Packaging
Reel
数据速率
Data Rate
192 Gb/s
Data Bus Width32/64 bit
工厂包装数量
Factory Pack Quantity
600
VersionGen2

文档预览

下载PDF文档
24-Lane 6-Port PCIe® Gen2
System Interconnect Switch
®
89HPES24NT6AG2
Datasheet
Device Overview
The 89HPES24NT6AG2 is a member of the IDT family of PCI
Express® switching solutions. The PES24NT6AG2 is a 24-lane, 6-port
system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include multi-host or
intelligent I/O based systems where inter-domain communication is
required, such as servers, storage, communications, and embedded
systems.
Features
High Performance Non-Blocking Switch Architecture
24-lane, 6-port PCIe switch with flexible port configuration
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 24 GBps (192 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Port Configurability
Six x4 ports
Automatic per port link width negotiation
(x4
x2
x1)
Crosslink support
Automatic lane reversal
Per lane SerDes configuration
De-emphasis
Receive equalization
Drive strength
Innovative Switch Partitioning Feature
Supports up to 6 fully independent switch partitions
Logically independent switches in the same device
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
Dynamic migration of ports between partitions
Movable upstream port within and between switch partitions
Non-Transparent Bridging (NTB) Support
Supports up to 6 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
6 BARs per NT Endpoint
Bar address translation
All BARs support 32/64-bit base and limit address translation
Two BARs (BAR2 and BAR4) support look-up table based
address translation
32 inbound and outbound doorbell registers
4 inbound and outbound message registers
Supports up to 64 masters
Unlimited number of outstanding transactions
Multicast
Compliant with the PCI-SIG multicast
Supports 64 multicast groups
Supports multicast across non-transparent port
Multicast overlay mechanism support
ECRC regeneration support
Integrated Direct Memory Access (DMA) Controllers
Supports up to 2 DMA upstream ports, each with 2 DMA chan-
nels
Supports 32-bit and 64-bit memory-to-memory transfers
Fly-by translation provides reduced latency and increased
performance over buffered approach
Supports arbitrary source and destination address alignment
Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
Supports DMA transfers to multicast groups
Linked list descriptor-based operation
Flexible addressing modes
Linear addressing
Constant addressing
Quality of Service (QoS)
Port arbitration
Round robin
Request metering
IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible port clocking modes
Common clock
Non-common clock
Local port clock with SSC (spread spectrum setting) and port
reference clock input
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 34
2013 Integrated Device Technology, Inc
December 17, 2013
求 C8051F58x/F59x IDE ?
求 C8051F58x/F59x IDE 。 非常感谢! ...
yhyworld 单片机
如何进行 DSP 编程
481217 481218 ...
fish001 DSP 与 ARM 处理器
为什么我的iic模块跑不起来???
mc9s08dz60单片机的最小系统连接好了,scl和sda两根线与外围设备的scl和sda已连接。程序里面iic模块初始化什么的都写好了,但是iic好像不工作,压根不启动。搞不懂,求助啊。。。 还有一个疑问 ......
@wangjian NXP MCU
169定时器TIME_A的同时中断问题
最近用到F169的定时器来做时间控制,使用了A0,A1,A2这3个定时,时间间隔都是1s(32.768KHz,增计数模式,CCR为0X8000),这就有个问题,由于都是同一个时间基准产生中断,这个中断会不会相互 ......
zh2244ou 微控制器 MCU
不会发帖了,求教一下!
发了一些帖子,被删掉了。 ...
LED0809017 模拟电子
22nm已经成为过去!Intel发力5nm工艺
本帖最后由 jameswangsynnex 于 2015-3-3 20:02 编辑 他说:“我们的研究和开发是相当深远的,我是说(未来)十年。” ...
wstt 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2667  2624  1843  1076  2041  44  24  52  31  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved