电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322V18B-166I

产品描述2M x 18, 1M x 36, 512K x 72 36Mb S/DCD Sync Burst SRAMs
产品类别存储    存储   
文件大小1MB,共42页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8322V18B-166I概述

2M x 18, 1M x 36, 512K x 72 36Mb S/DCD Sync Burst SRAMs

GS8322V18B-166I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性PIPELINED OR FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度37748736 bi
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8322V18(B/E)/GS8322V36(B/E)/GS8322V72(C)
119-, 165-, & 209-Pin BGA
Commercial Temp
Industrial Temp
Features
2M x 18, 1M x 36, 512K x 72
36Mb S/DCD Sync Burst SRAMs
250 MHz–133 MHz
1.8 V V
DD
1.8 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V +10%/–10% core power supply
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-, 165-, and 209-bump BGA package
• Pb-Free packages available
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS8322V18/36/72 is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
-225 -200 -166 -150 -133 Unit
2.7
3.0
4.4
265
320
410
7.0
7.0
195
225
295
3.0
3.0
5.0
245
295
370
7.5
7.5
185
210
265
3.5
3.5
6.0
220
260
320
8.0
8.0
175
200
255
3.8
3.8
6.7
210
240
300
8.5
8.5
165
190
240
4.0
4.0
7.5
185
215
265
8.5
8.5
155
175
230
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Functional Description
Applications
The GS8322V18/36/72 is a
37,748,736
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
Parameter Synopsis
-250
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x72)
2.5
3.0
4.0
285
350
440
6.5
6.5
205
235
315
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.04 4/2005
1/42
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
求gerber转pcb altium designer格式
本帖最后由 littleshrimp 于 2019-5-7 20:06 编辑 我的ad在gerber转pcb过程中一直无法响应,试过几次都没行 412472 ...
littleshrimp PCB设计
pwm是什么_pwm原理
pwm是英文“Pulse Width Modulation”的单词首字母,我们可以叫它脉宽调制,主要利用单片机对模拟电路进行控制。比如pwm控制电机、pwm调光、现在汽车上的pwm换挡电磁阀等。 许多人 ......
灞波儿奔 微控制器 MCU
新型单片开关电源的设计
由Buck-Boost推演而得反激变换原理如图1所示,由于电路简单,且能高效提供直流输出,对多路输出特别有效,因此广泛用于电力电子装置的内部电源。 图1反激式变换器原理 在反激式变换器中,一般 ......
drly 电源技术
节能减排 —— 终于想到“网络”这个词
我的同事小白最近总是心事烦乱、紧张兮兮。用她的话说,就是:“每天睁眼就一脑门子‘官司’,八竿子打不着的事儿也老惦记着,神经老是处于紧绷状态!”而一回到家,她整个人就像个泄了气的皮 ......
思潇 汽车电子
KOMAT'SU工控触摸屏
有块大芯片查不到DATASHEET,有哪位高人乐意帮忙啊?29844...
zcgzanne 嵌入式系统
差分对:你真正需要了解的内容
转自:deyisupport 对于速度的渴求始终在增长,传输速率每隔几年就会加倍。这一趋势在诸如计算、SAS和SATA存储方面的PCIe以及云计算中的千兆以太网等很多现代通信系统中很普遍。信息革命 ......
maylove 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 410  1  2816  1969  1527  9  1  57  40  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved