电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z18B-150T

产品描述36Mb Pipelined and Flow Through Synchronous NBT SRAM
产品类别存储    存储   
文件大小752KB,共38页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8322Z18B-150T概述

36Mb Pipelined and Flow Through Synchronous NBT SRAM

GS8322Z18B-150T规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明14 X 22 MM, 1.27 MM PITCH, FPBGA-119
针数119
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度37748736 bi
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS8322Z18(B/E)/GS8322Z36(B/E)/GS8322Z72(C)
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz 2.5
V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322Z18/36/72 is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ(x18/x36)
t
KQ(x72)
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200
2.5 2.7 3.0
3.0 3.0 3.0
4.0 4.4 5.0
285
350
440
6.5
6.5
205
235
315
-166
3.5
3.5
6.0
-150
3.8
3.8
6.7
-133 Unit
4.0 ns
4.0 ns
7.5 ns
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
265 245 220 210 185 mA
320 295 260 240 215 mA
410 370 320 300 265 mA
7.0 7.5 8.0 8.5 8.5 ns
7.0 7.5 8.0 8.5 8.5 ns
195 185 175 165 155 mA
225 210 200 190 175 mA
295 265 255 240 230 mA
Rev: 11/1/04
1/38
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Coreplayer for WinCE5.0 哪有下载呀?
Coreplayer for WinCE5.0 哪有下载呀?...
ljytl1981 嵌入式系统
你能确定LDO的效率吗?--谈TI电源考题
其中有一题是这样出的: 97242 这个题是不是还缺少个输入电压的条件才可以计算出它的效率呢?...
dontium 模拟与混合信号
【EEWORLD专题】带你深入2016年瑞萨电子全球开发者大会
无论你去过或者没有去过2016年瑞萨电子全球开发者大会, >>点击进入2016年瑞萨电子全球开发者大会【EEWORLD专题】,都可能会有进一步的收获。 你可以在专题中了解到如下内容:{:1_123:} ......
nmg 瑞萨MCU/MPU
数字信号怎么转换成模拟信号
本帖最后由 okhxyyo 于 2015-7-29 11:07 编辑 求助啊~想知道数字信号具体是怎么转换成模拟信号的,有谁知道的能给我详细介绍一下吗?上网搜了一些资料却还是无法很明白。:Sad: ---------- ......
okhxyyo 模拟电子
磁吸蓝牙耳机霍尔开关需要什么要求
随着酷狗M1蓝牙耳机和酷我K1蓝牙耳机的相继问世,凭借新颖的磁控功能、漂亮的外观以及超高性价比,获得了广大耳机迷的喜爱,国内也掀起了磁控蓝牙耳机开发的高潮。但在实际研发过程中,很多工程 ......
hall控 消费电子
《运算放大器噪声优化手册》阅读【Ⅳ】 软件仿真分析
本帖最后由 dontium 于 2015-1-23 11:22 编辑 对于第二,三章讲的知识,是必须掌握的。手工算几次,心里也有一个大概的感觉。当然还可以用软件仿真偷懒和验证。跟着书中的办法重新学了一 ......
zca123 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1851  2009  167  360  1243  38  41  4  8  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved