电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z18GB-166V

产品描述2M X 18 ZBT SRAM, 6.5 ns, PBGA165
产品类别存储    存储   
文件大小962KB,共39页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8322Z18GB-166V概述

2M X 18 ZBT SRAM, 6.5 ns, PBGA165

2M × 18 ZBT 静态随机存储器, 6.5 ns, PBGA165

GS8322Z18GB-166V规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明14 X 22 MM, 1.27 MM PITCH, ROHS COMPLIANT, FPBGA-119
针数119
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度37748736 bi
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS8322Z18/36/72(B/E/C)-xxxV
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36/72-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36/72-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322Z18/36/72-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200 -166 -150 -133 Unit
3.0 3.0 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
275
330
415
6.5
6.5
200
225
300
255
300
385
7.0
7.0
190
215
280
240
280
340
7.5
7.5
180
205
255
215
245
305
8.0
8.0
170
195
245
205
230
285
8.5
8.5
160
185
230
180
205
255
8.5
8.5
150
170
225
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.05 6/2006
1/39
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
XILINX FPGA (天津)技术研讨会邀请函
XILINX将于2011年11 月11 日在天津举办XILINX FPGA设计技术研讨会, 安富利-科汇诚挚邀请您的参与,欢迎大家届时参加!   研讨会具体安排如下: 时间: 2011年11月11日(周五) ......
EEWORLD社区 FPGA/CPLD
IDE硬盘PIO写数据,开始非常快,但之后每写入32K数据就必须等待10秒左右!为何???
各位大侠: WindowsXP环境下,PIO写磁盘, 第一次写数据大约1M内速度都还可以,到达约4.7M时,速度变慢,每写入32K数据要等10秒左右; 第二次写数据(同一位置开始写),上一次写过的范围内 ......
iboy 嵌入式系统
串口接收问题大家帮忙看看
在开发板上实现了一个用rtc做的时钟,现在想要让串口调试助手发送一个命令+想要目标时间,通过uart传送给stm32后可以修改成想要的时间,但是我做完后发现不是每次发送都可以更改时间,同一条命 ......
cyhssw12 stm32/stm8
ISD4004
也许你用得着!...
80后 单片机
microPython无法导入.py文件
如图,pyboardv202烧录microPython固件后,main.py导入不进去,终端软件也无法发送命令 ...
lehuijie MicroPython开源版块
CC2650 用ti的手机app 刷固件成了zigbee,怎么刷回蓝牙?
刷了zigbee 固件后手机就找不到 cc2650了,只能用编程器刷回蓝牙模式吗? 用jlink能刷吗? ...
szqt 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1571  396  1313  2880  888  32  8  27  58  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved