电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z18GE-225V

产品描述2M X 18 ZBT SRAM, 6.5 ns, PBGA165
产品类别存储    存储   
文件大小962KB,共39页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8322Z18GE-225V概述

2M X 18 ZBT SRAM, 6.5 ns, PBGA165

2M × 18 ZBT 静态随机存储器, 6.5 ns, PBGA165

GS8322Z18GE-225V规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
针数165
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间7 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度37748736 bi
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.5 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
GS8322Z18/36/72(B/E/C)-xxxV
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36/72-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36/72-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322Z18/36/72-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200 -166 -150 -133 Unit
3.0 3.0 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
275
330
415
6.5
6.5
200
225
300
255
300
385
7.0
7.0
190
215
280
240
280
340
7.5
7.5
180
205
255
215
245
305
8.0
8.0
170
195
245
205
230
285
8.5
8.5
160
185
230
180
205
255
8.5
8.5
150
170
225
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.05 6/2006
1/39
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Zstack学习经验点滴:端点(endpoint)的实现机制。
zigbee里面应用对象是建立在端点的基础上的,写应用代码时,如果不把端点的实现机制搞明白,总觉得有点虚。 好在TI没有把这一块的代码编译到库里,有源代码分析起很方便。 在zigbee规范里面, ......
kata 无线连接
MSP LaunchPad V1.5 定时器A操作
#include //led #define LED1 BIT0 #define LED2 BIT6 #define LED_OUT P1OUT #define LED_DIR P1DIR void sys_init(void); void led_init(void); void timer_init(void); in ......
王风 微控制器 MCU
EVB 可变长度编码的资料是饿有?不是开发工具,这里的EVB只是数据描述用的。
记得是说用0表示没有更长的数据位,用1 表示有更长的数据位。的。...
t2yaote 嵌入式系统
回调函数与wince下的线程创建
在WINCE下创建一个线程算不算是回调函数 如:DWORD I2C_IntrThread(PVOID pArg) { ..... } IIC_Init(DWORD dwContext) { gI2CIntrThread = CreateT ......
lisongying658 嵌入式系统
2410开发板开机Reading data from NAND FLASH without ECC isnot recommended
我是刚接触嵌入式的用是优龙的2410开发板,开机进Linux时只是停在QT欢迎界面就没有反应了,下面是启动过程: Power on reset Read chip id = ec76 Nand flash status = c0 Env.Os_Auto_Flag=1 ......
yanxinghua 嵌入式系统
VS2005与开发板连接问题请教
我的机子上没有装pb, 当开发板与PC机用USB连接的时候,板驱动一装上就蓝屏, 请问各位朋友应该怎么弄呀???...
qing_yx 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 434  1425  1719  1848  1487  9  29  35  38  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved