电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322ZV36E-133I

产品描述36Mb Pipelined and Flow Through Synchronous NBT SRAM
产品类别存储    存储   
文件大小964KB,共39页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8322ZV36E-133I概述

36Mb Pipelined and Flow Through Synchronous NBT SRAM

GS8322ZV36E-133I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性PIPELINED OR FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度37748736 bi
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX36
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
GS8322ZV18(B/E)/GS8322ZV36(B/E)/GS8322ZV72(C)
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
• Pb-Free packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322ZV18/36/72 may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322ZV18/36/72 is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322ZV18/36/72 is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ(x18/x36)
t
KQ(x72)
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200
2.5 2.7 3.0
3.0 3.0 3.0
4.0 4.4 5.0
285
350
440
6.5
6.5
205
235
315
265
320
410
7.0
7.0
195
225
295
245
295
370
7.5
7.5
185
210
265
-166
3.5
3.5
6.0
220
260
320
8.0
8.0
175
200
255
-150
3.8
3.8
6.7
210
240
300
8.5
8.5
165
190
240
-133 Unit
4.0 ns
4.0 ns
7.5 ns
185
215
265
8.5
8.5
155
175
230
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03a 2/2006
1/39
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
四管升降压变换器FSBB
在四管升降压电路中,电感作为功率转换的核心部件是串接于两个半桥桥臂中点处,其能量的储存与释放过程、由两个半桥的开关对在两侧源端及共接点之间交叉配合控制完成;能量经过电感的传送方式有 ......
tpduan 电源技术
BLE低能耗技术内幕
欢迎加入蓝牙4.0 学习QQ群:245574807...
winterwu 无线连接
【MSP430共享】便携式自动气压止血带的研制
【 摘要】 目的:为有效解决急救工作中大批量,多部位快速止血,避免因止血不当引起的不可逆损伤,研制了一种便携式自动气压止血带。 方法:该装置采用 T I MS P 4 3 0为处理 器、 硅压 力传 ......
鑫海宝贝 微控制器 MCU
大侠门帮帮忙!为什么总蓝屏啊!
大侠门帮帮忙!为什么总蓝屏啊!我自己想写个通过eprocess来查找进程路径的程序!可是几翻努力,换来的还是蓝屏,请你们帮帮我,我把我的实验代码附上!!! #include PCWSTR Get ......
msy2009 嵌入式系统
PCB 手册:《利用自动验证消除原理图设计错误》|Mentor 有奖活动
关于手册 当今的复杂设计已经不允许手动评审和验证原理图。Xpedition 原理图完整性分析可在进行原理图输入的同时,提供全自动原理图验证,因此可确保对原理图上的所有网络执行完整的检查,减少 ......
EEWORLD社区 PCB设计
【求助】430F1232无法debug
log文件显示write flash completed,但是无法debug。每次进入debug界面之前,提示无法设置断点,必须单步执行程序。可是我并没有设置断点,而且就算单步执行程序,也会报错:Una××e to execute ......
charlin 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 390  169  1665  617  1793  8  4  34  13  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved